VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/HM.cpp@ 45701

最後變更 在這個檔案從45701是 45701,由 vboxsync 提交於 12 年 前

VMM: SELM and VMM early HM init changes.

  • 屬性 svn:eol-style 設為 native
  • 屬性 svn:keywords 設為 Id Revision
檔案大小: 127.4 KB
 
1/* $Id: HM.cpp 45701 2013-04-24 14:21:09Z vboxsync $ */
2/** @file
3 * HM - Intel/AMD VM Hardware Support Manager.
4 */
5
6/*
7 * Copyright (C) 2006-2013 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.alldomusa.eu.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*******************************************************************************
20* Header Files *
21*******************************************************************************/
22#define LOG_GROUP LOG_GROUP_HM
23#include <VBox/vmm/cpum.h>
24#include <VBox/vmm/stam.h>
25#include <VBox/vmm/mm.h>
26#include <VBox/vmm/pdmapi.h>
27#include <VBox/vmm/pgm.h>
28#include <VBox/vmm/ssm.h>
29#include <VBox/vmm/trpm.h>
30#include <VBox/vmm/dbgf.h>
31#include <VBox/vmm/iom.h>
32#include <VBox/vmm/patm.h>
33#include <VBox/vmm/csam.h>
34#include <VBox/vmm/selm.h>
35#ifdef VBOX_WITH_REM
36# include <VBox/vmm/rem.h>
37#endif
38#include <VBox/vmm/hm_vmx.h>
39#include <VBox/vmm/hm_svm.h>
40#include "HMInternal.h"
41#include <VBox/vmm/vm.h>
42#include <VBox/vmm/uvm.h>
43#include <VBox/err.h>
44#include <VBox/param.h>
45
46#include <iprt/assert.h>
47#include <VBox/log.h>
48#include <iprt/asm.h>
49#include <iprt/asm-amd64-x86.h>
50#include <iprt/string.h>
51#include <iprt/env.h>
52#include <iprt/thread.h>
53
54
55/*******************************************************************************
56* Global Variables *
57*******************************************************************************/
58#ifdef VBOX_WITH_STATISTICS
59# define EXIT_REASON(def, val, str) #def " - " #val " - " str
60# define EXIT_REASON_NIL() NULL
61/** Exit reason descriptions for VT-x, used to describe statistics. */
62static const char * const g_apszVTxExitReasons[MAX_EXITREASON_STAT] =
63{
64 EXIT_REASON(VMX_EXIT_XCPT_NMI , 0, "Exception or non-maskable interrupt (NMI)."),
65 EXIT_REASON(VMX_EXIT_EXT_INT , 1, "External interrupt."),
66 EXIT_REASON(VMX_EXIT_TRIPLE_FAULT , 2, "Triple fault."),
67 EXIT_REASON(VMX_EXIT_INIT_SIGNAL , 3, "INIT signal."),
68 EXIT_REASON(VMX_EXIT_SIPI , 4, "Start-up IPI (SIPI)."),
69 EXIT_REASON(VMX_EXIT_IO_SMI_IRQ , 5, "I/O system-management interrupt (SMI)."),
70 EXIT_REASON(VMX_EXIT_SMI_IRQ , 6, "Other SMI."),
71 EXIT_REASON(VMX_EXIT_INT_WINDOW , 7, "Interrupt window."),
72 EXIT_REASON_NIL(),
73 EXIT_REASON(VMX_EXIT_TASK_SWITCH , 9, "Task switch."),
74 EXIT_REASON(VMX_EXIT_CPUID , 10, "Guest software attempted to execute CPUID."),
75 EXIT_REASON_NIL(),
76 EXIT_REASON(VMX_EXIT_HLT , 12, "Guest software attempted to execute HLT."),
77 EXIT_REASON(VMX_EXIT_INVD , 13, "Guest software attempted to execute INVD."),
78 EXIT_REASON(VMX_EXIT_INVLPG , 14, "Guest software attempted to execute INVLPG."),
79 EXIT_REASON(VMX_EXIT_RDPMC , 15, "Guest software attempted to execute RDPMC."),
80 EXIT_REASON(VMX_EXIT_RDTSC , 16, "Guest software attempted to execute RDTSC."),
81 EXIT_REASON(VMX_EXIT_RSM , 17, "Guest software attempted to execute RSM in SMM."),
82 EXIT_REASON(VMX_EXIT_VMCALL , 18, "Guest software executed VMCALL."),
83 EXIT_REASON(VMX_EXIT_VMCLEAR , 19, "Guest software executed VMCLEAR."),
84 EXIT_REASON(VMX_EXIT_VMLAUNCH , 20, "Guest software executed VMLAUNCH."),
85 EXIT_REASON(VMX_EXIT_VMPTRLD , 21, "Guest software executed VMPTRLD."),
86 EXIT_REASON(VMX_EXIT_VMPTRST , 22, "Guest software executed VMPTRST."),
87 EXIT_REASON(VMX_EXIT_VMREAD , 23, "Guest software executed VMREAD."),
88 EXIT_REASON(VMX_EXIT_VMRESUME , 24, "Guest software executed VMRESUME."),
89 EXIT_REASON(VMX_EXIT_VMWRITE , 25, "Guest software executed VMWRITE."),
90 EXIT_REASON(VMX_EXIT_VMXOFF , 26, "Guest software executed VMXOFF."),
91 EXIT_REASON(VMX_EXIT_VMXON , 27, "Guest software executed VMXON."),
92 EXIT_REASON(VMX_EXIT_MOV_CRX , 28, "Control-register accesses."),
93 EXIT_REASON(VMX_EXIT_MOV_DRX , 29, "Debug-register accesses."),
94 EXIT_REASON(VMX_EXIT_PORT_IO , 30, "I/O instruction."),
95 EXIT_REASON(VMX_EXIT_RDMSR , 31, "RDMSR. Guest software attempted to execute RDMSR."),
96 EXIT_REASON(VMX_EXIT_WRMSR , 32, "WRMSR. Guest software attempted to execute WRMSR."),
97 EXIT_REASON(VMX_EXIT_ERR_INVALID_GUEST_STATE, 33, "VM-entry failure due to invalid guest state."),
98 EXIT_REASON(VMX_EXIT_ERR_MSR_LOAD , 34, "VM-entry failure due to MSR loading."),
99 EXIT_REASON_NIL(),
100 EXIT_REASON(VMX_EXIT_MWAIT , 36, "Guest software executed MWAIT."),
101 EXIT_REASON(VMX_EXIT_MTF , 37, "Monitor Trap Flag."),
102 EXIT_REASON_NIL(),
103 EXIT_REASON(VMX_EXIT_MONITOR , 39, "Guest software attempted to execute MONITOR."),
104 EXIT_REASON(VMX_EXIT_PAUSE , 40, "Guest software attempted to execute PAUSE."),
105 EXIT_REASON(VMX_EXIT_ERR_MACHINE_CHECK , 41, "VM-entry failure due to machine-check."),
106 EXIT_REASON_NIL(),
107 EXIT_REASON(VMX_EXIT_TPR_BELOW_THRESHOLD, 43, "TPR below threshold. Guest software executed MOV to CR8."),
108 EXIT_REASON(VMX_EXIT_APIC_ACCESS , 44, "APIC access. Guest software attempted to access memory at a physical address on the APIC-access page."),
109 EXIT_REASON_NIL(),
110 EXIT_REASON(VMX_EXIT_XDTR_ACCESS , 46, "Access to GDTR or IDTR. Guest software attempted to execute LGDT, LIDT, SGDT, or SIDT."),
111 EXIT_REASON(VMX_EXIT_TR_ACCESS , 47, "Access to LDTR or TR. Guest software attempted to execute LLDT, LTR, SLDT, or STR."),
112 EXIT_REASON(VMX_EXIT_EPT_VIOLATION , 48, "EPT violation. An attempt to access memory with a guest-physical address was disallowed by the configuration of the EPT paging structures."),
113 EXIT_REASON(VMX_EXIT_EPT_MISCONFIG , 49, "EPT misconfiguration. An attempt to access memory with a guest-physical address encountered a misconfigured EPT paging-structure entry."),
114 EXIT_REASON(VMX_EXIT_INVEPT , 50, "INVEPT. Guest software attempted to execute INVEPT."),
115 EXIT_REASON(VMX_EXIT_RDTSCP , 51, "RDTSCP. Guest software attempted to execute RDTSCP."),
116 EXIT_REASON(VMX_EXIT_PREEMPT_TIMER , 52, "VMX-preemption timer expired."),
117 EXIT_REASON(VMX_EXIT_INVVPID , 53, "INVVPID. Guest software attempted to execute INVVPID."),
118 EXIT_REASON(VMX_EXIT_WBINVD , 54, "WBINVD. Guest software attempted to execute WBINVD."),
119 EXIT_REASON(VMX_EXIT_XSETBV , 55, "XSETBV. Guest software attempted to execute XSETBV."),
120 EXIT_REASON_NIL(),
121 EXIT_REASON(VMX_EXIT_RDRAND , 57, "RDRAND. Guest software attempted to execute RDRAND."),
122 EXIT_REASON(VMX_EXIT_INVPCID , 58, "INVPCID. Guest software attempted to execute INVPCID."),
123 EXIT_REASON(VMX_EXIT_VMFUNC , 59, "VMFUNC. Guest software attempted to execute VMFUNC.")
124};
125/** Exit reason descriptions for AMD-V, used to describe statistics. */
126static const char * const g_apszAmdVExitReasons[MAX_EXITREASON_STAT] =
127{
128 EXIT_REASON(SVM_EXIT_READ_CR0 , 0, "Read CR0."),
129 EXIT_REASON(SVM_EXIT_READ_CR1 , 1, "Read CR1."),
130 EXIT_REASON(SVM_EXIT_READ_CR2 , 2, "Read CR2."),
131 EXIT_REASON(SVM_EXIT_READ_CR3 , 3, "Read CR3."),
132 EXIT_REASON(SVM_EXIT_READ_CR4 , 4, "Read CR4."),
133 EXIT_REASON(SVM_EXIT_READ_CR5 , 5, "Read CR5."),
134 EXIT_REASON(SVM_EXIT_READ_CR6 , 6, "Read CR6."),
135 EXIT_REASON(SVM_EXIT_READ_CR7 , 7, "Read CR7."),
136 EXIT_REASON(SVM_EXIT_READ_CR8 , 8, "Read CR8."),
137 EXIT_REASON(SVM_EXIT_READ_CR9 , 9, "Read CR9."),
138 EXIT_REASON(SVM_EXIT_READ_CR10 , 10, "Read CR10."),
139 EXIT_REASON(SVM_EXIT_READ_CR11 , 11, "Read CR11."),
140 EXIT_REASON(SVM_EXIT_READ_CR12 , 12, "Read CR12."),
141 EXIT_REASON(SVM_EXIT_READ_CR13 , 13, "Read CR13."),
142 EXIT_REASON(SVM_EXIT_READ_CR14 , 14, "Read CR14."),
143 EXIT_REASON(SVM_EXIT_READ_CR15 , 15, "Read CR15."),
144 EXIT_REASON(SVM_EXIT_WRITE_CR0 , 16, "Write CR0."),
145 EXIT_REASON(SVM_EXIT_WRITE_CR1 , 17, "Write CR1."),
146 EXIT_REASON(SVM_EXIT_WRITE_CR2 , 18, "Write CR2."),
147 EXIT_REASON(SVM_EXIT_WRITE_CR3 , 19, "Write CR3."),
148 EXIT_REASON(SVM_EXIT_WRITE_CR4 , 20, "Write CR4."),
149 EXIT_REASON(SVM_EXIT_WRITE_CR5 , 21, "Write CR5."),
150 EXIT_REASON(SVM_EXIT_WRITE_CR6 , 22, "Write CR6."),
151 EXIT_REASON(SVM_EXIT_WRITE_CR7 , 23, "Write CR7."),
152 EXIT_REASON(SVM_EXIT_WRITE_CR8 , 24, "Write CR8."),
153 EXIT_REASON(SVM_EXIT_WRITE_CR9 , 25, "Write CR9."),
154 EXIT_REASON(SVM_EXIT_WRITE_CR10 , 26, "Write CR10."),
155 EXIT_REASON(SVM_EXIT_WRITE_CR11 , 27, "Write CR11."),
156 EXIT_REASON(SVM_EXIT_WRITE_CR12 , 28, "Write CR12."),
157 EXIT_REASON(SVM_EXIT_WRITE_CR13 , 29, "Write CR13."),
158 EXIT_REASON(SVM_EXIT_WRITE_CR14 , 30, "Write CR14."),
159 EXIT_REASON(SVM_EXIT_WRITE_CR15 , 31, "Write CR15."),
160 EXIT_REASON(SVM_EXIT_READ_DR0 , 32, "Read DR0."),
161 EXIT_REASON(SVM_EXIT_READ_DR1 , 33, "Read DR1."),
162 EXIT_REASON(SVM_EXIT_READ_DR2 , 34, "Read DR2."),
163 EXIT_REASON(SVM_EXIT_READ_DR3 , 35, "Read DR3."),
164 EXIT_REASON(SVM_EXIT_READ_DR4 , 36, "Read DR4."),
165 EXIT_REASON(SVM_EXIT_READ_DR5 , 37, "Read DR5."),
166 EXIT_REASON(SVM_EXIT_READ_DR6 , 38, "Read DR6."),
167 EXIT_REASON(SVM_EXIT_READ_DR7 , 39, "Read DR7."),
168 EXIT_REASON(SVM_EXIT_READ_DR8 , 40, "Read DR8."),
169 EXIT_REASON(SVM_EXIT_READ_DR9 , 41, "Read DR9."),
170 EXIT_REASON(SVM_EXIT_READ_DR10 , 42, "Read DR10."),
171 EXIT_REASON(SVM_EXIT_READ_DR11 , 43, "Read DR11"),
172 EXIT_REASON(SVM_EXIT_READ_DR12 , 44, "Read DR12."),
173 EXIT_REASON(SVM_EXIT_READ_DR13 , 45, "Read DR13."),
174 EXIT_REASON(SVM_EXIT_READ_DR14 , 46, "Read DR14."),
175 EXIT_REASON(SVM_EXIT_READ_DR15 , 47, "Read DR15."),
176 EXIT_REASON(SVM_EXIT_WRITE_DR0 , 48, "Write DR0."),
177 EXIT_REASON(SVM_EXIT_WRITE_DR1 , 49, "Write DR1."),
178 EXIT_REASON(SVM_EXIT_WRITE_DR2 , 50, "Write DR2."),
179 EXIT_REASON(SVM_EXIT_WRITE_DR3 , 51, "Write DR3."),
180 EXIT_REASON(SVM_EXIT_WRITE_DR4 , 52, "Write DR4."),
181 EXIT_REASON(SVM_EXIT_WRITE_DR5 , 53, "Write DR5."),
182 EXIT_REASON(SVM_EXIT_WRITE_DR6 , 54, "Write DR6."),
183 EXIT_REASON(SVM_EXIT_WRITE_DR7 , 55, "Write DR7."),
184 EXIT_REASON(SVM_EXIT_WRITE_DR8 , 56, "Write DR8."),
185 EXIT_REASON(SVM_EXIT_WRITE_DR9 , 57, "Write DR9."),
186 EXIT_REASON(SVM_EXIT_WRITE_DR10 , 58, "Write DR10."),
187 EXIT_REASON(SVM_EXIT_WRITE_DR11 , 59, "Write DR11."),
188 EXIT_REASON(SVM_EXIT_WRITE_DR12 , 60, "Write DR12."),
189 EXIT_REASON(SVM_EXIT_WRITE_DR13 , 61, "Write DR13."),
190 EXIT_REASON(SVM_EXIT_WRITE_DR14 , 62, "Write DR14."),
191 EXIT_REASON(SVM_EXIT_WRITE_DR15 , 63, "Write DR15."),
192 EXIT_REASON(SVM_EXIT_EXCEPTION_0 , 64, "Exception Vector 0 (0x0)."),
193 EXIT_REASON(SVM_EXIT_EXCEPTION_1 , 65, "Exception Vector 1 (0x1)."),
194 EXIT_REASON(SVM_EXIT_EXCEPTION_2 , 66, "Exception Vector 2 (0x2)."),
195 EXIT_REASON(SVM_EXIT_EXCEPTION_3 , 67, "Exception Vector 3 (0x3)."),
196 EXIT_REASON(SVM_EXIT_EXCEPTION_4 , 68, "Exception Vector 4 (0x4)."),
197 EXIT_REASON(SVM_EXIT_EXCEPTION_5 , 69, "Exception Vector 5 (0x5)."),
198 EXIT_REASON(SVM_EXIT_EXCEPTION_6 , 70, "Exception Vector 6 (0x6)."),
199 EXIT_REASON(SVM_EXIT_EXCEPTION_7 , 71, "Exception Vector 7 (0x7)."),
200 EXIT_REASON(SVM_EXIT_EXCEPTION_8 , 72, "Exception Vector 8 (0x8)."),
201 EXIT_REASON(SVM_EXIT_EXCEPTION_9 , 73, "Exception Vector 9 (0x9)."),
202 EXIT_REASON(SVM_EXIT_EXCEPTION_A , 74, "Exception Vector 10 (0xA)."),
203 EXIT_REASON(SVM_EXIT_EXCEPTION_B , 75, "Exception Vector 11 (0xB)."),
204 EXIT_REASON(SVM_EXIT_EXCEPTION_C , 76, "Exception Vector 12 (0xC)."),
205 EXIT_REASON(SVM_EXIT_EXCEPTION_D , 77, "Exception Vector 13 (0xD)."),
206 EXIT_REASON(SVM_EXIT_EXCEPTION_E , 78, "Exception Vector 14 (0xE)."),
207 EXIT_REASON(SVM_EXIT_EXCEPTION_F , 79, "Exception Vector 15 (0xF)."),
208 EXIT_REASON(SVM_EXIT_EXCEPTION_10 , 80, "Exception Vector 16 (0x10)."),
209 EXIT_REASON(SVM_EXIT_EXCEPTION_11 , 81, "Exception Vector 17 (0x11)."),
210 EXIT_REASON(SVM_EXIT_EXCEPTION_12 , 82, "Exception Vector 18 (0x12)."),
211 EXIT_REASON(SVM_EXIT_EXCEPTION_13 , 83, "Exception Vector 19 (0x13)."),
212 EXIT_REASON(SVM_EXIT_EXCEPTION_14 , 84, "Exception Vector 20 (0x14)."),
213 EXIT_REASON(SVM_EXIT_EXCEPTION_15 , 85, "Exception Vector 22 (0x15)."),
214 EXIT_REASON(SVM_EXIT_EXCEPTION_16 , 86, "Exception Vector 22 (0x16)."),
215 EXIT_REASON(SVM_EXIT_EXCEPTION_17 , 87, "Exception Vector 23 (0x17)."),
216 EXIT_REASON(SVM_EXIT_EXCEPTION_18 , 88, "Exception Vector 24 (0x18)."),
217 EXIT_REASON(SVM_EXIT_EXCEPTION_19 , 89, "Exception Vector 25 (0x19)."),
218 EXIT_REASON(SVM_EXIT_EXCEPTION_1A , 90, "Exception Vector 26 (0x1A)."),
219 EXIT_REASON(SVM_EXIT_EXCEPTION_1B , 91, "Exception Vector 27 (0x1B)."),
220 EXIT_REASON(SVM_EXIT_EXCEPTION_1C , 92, "Exception Vector 28 (0x1C)."),
221 EXIT_REASON(SVM_EXIT_EXCEPTION_1D , 93, "Exception Vector 29 (0x1D)."),
222 EXIT_REASON(SVM_EXIT_EXCEPTION_1E , 94, "Exception Vector 30 (0x1E)."),
223 EXIT_REASON(SVM_EXIT_EXCEPTION_1F , 95, "Exception Vector 31 (0x1F)."),
224 EXIT_REASON(SVM_EXIT_INTR , 96, "Physical maskable interrupt."),
225 EXIT_REASON(SVM_EXIT_NMI , 97, "Physical non-maskable interrupt."),
226 EXIT_REASON(SVM_EXIT_SMI , 98, "System management interrupt."),
227 EXIT_REASON(SVM_EXIT_INIT , 99, "Physical INIT signal."),
228 EXIT_REASON(SVM_EXIT_VINTR ,100, "Virtual interrupt."),
229 EXIT_REASON(SVM_EXIT_CR0_SEL_WRITE ,101, "Write to CR0 that changed any bits other than CR0.TS or CR0.MP."),
230 EXIT_REASON(SVM_EXIT_IDTR_READ ,102, "Read IDTR"),
231 EXIT_REASON(SVM_EXIT_GDTR_READ ,103, "Read GDTR"),
232 EXIT_REASON(SVM_EXIT_LDTR_READ ,104, "Read LDTR."),
233 EXIT_REASON(SVM_EXIT_TR_READ ,105, "Read TR."),
234 EXIT_REASON(SVM_EXIT_TR_READ ,106, "Write IDTR."),
235 EXIT_REASON(SVM_EXIT_TR_READ ,107, "Write GDTR."),
236 EXIT_REASON(SVM_EXIT_TR_READ ,108, "Write LDTR."),
237 EXIT_REASON(SVM_EXIT_TR_READ ,109, "Write TR."),
238 EXIT_REASON(SVM_EXIT_RDTSC ,110, "RDTSC instruction."),
239 EXIT_REASON(SVM_EXIT_RDPMC ,111, "RDPMC instruction."),
240 EXIT_REASON(SVM_EXIT_PUSHF ,112, "PUSHF instruction."),
241 EXIT_REASON(SVM_EXIT_POPF ,113, "POPF instruction."),
242 EXIT_REASON(SVM_EXIT_CPUID ,114, "CPUID instruction."),
243 EXIT_REASON(SVM_EXIT_RSM ,115, "RSM instruction."),
244 EXIT_REASON(SVM_EXIT_IRET ,116, "IRET instruction."),
245 EXIT_REASON(SVM_EXIT_SWINT ,117, "Software interrupt (INTn instructions)."),
246 EXIT_REASON(SVM_EXIT_INVD ,118, "INVD instruction."),
247 EXIT_REASON(SVM_EXIT_PAUSE ,119, "PAUSE instruction."),
248 EXIT_REASON(SVM_EXIT_HLT ,120, "HLT instruction."),
249 EXIT_REASON(SVM_EXIT_INVLPG ,121, "INVLPG instruction."),
250 EXIT_REASON(SVM_EXIT_INVLPGA ,122, "INVLPGA instruction."),
251 EXIT_REASON(SVM_EXIT_IOIO ,123, "IN/OUT accessing protected port (EXITINFO1 field provides more information)."),
252 EXIT_REASON(SVM_EXIT_MSR ,124, "RDMSR or WRMSR access to protected MSR."),
253 EXIT_REASON(SVM_EXIT_TASK_SWITCH ,125, "Task switch."),
254 EXIT_REASON(SVM_EXIT_FERR_FREEZE ,126, "FP legacy handling enabled, and processor is frozen in an x87/mmx instruction waiting for an interrupt"),
255 EXIT_REASON(SVM_EXIT_SHUTDOWN ,127, "Shutdown."),
256 EXIT_REASON(SVM_EXIT_VMRUN ,128, "VMRUN instruction."),
257 EXIT_REASON(SVM_EXIT_VMMCALL ,129, "VMCALL instruction."),
258 EXIT_REASON(SVM_EXIT_VMLOAD ,130, "VMLOAD instruction."),
259 EXIT_REASON(SVM_EXIT_VMSAVE ,131, "VMSAVE instruction."),
260 EXIT_REASON(SVM_EXIT_STGI ,132, "STGI instruction."),
261 EXIT_REASON(SVM_EXIT_CLGI ,133, "CLGI instruction."),
262 EXIT_REASON(SVM_EXIT_SKINIT ,134, "SKINIT instruction."),
263 EXIT_REASON(SVM_EXIT_RDTSCP ,135, "RDTSCP instruction."),
264 EXIT_REASON(SVM_EXIT_ICEBP ,136, "ICEBP instruction."),
265 EXIT_REASON(SVM_EXIT_WBINVD ,137, "WBINVD instruction."),
266 EXIT_REASON(SVM_EXIT_MONITOR ,138, "MONITOR instruction."),
267 EXIT_REASON(SVM_EXIT_MWAIT_UNCOND ,139, "MWAIT instruction unconditional."),
268 EXIT_REASON(SVM_EXIT_MWAIT_ARMED ,140, "MWAIT instruction when armed."),
269 EXIT_REASON(SVM_EXIT_NPF ,1024, "Nested paging: host-level page fault occurred (EXITINFO1 contains fault errorcode; EXITINFO2 contains the guest physical address causing the fault)."),
270 EXIT_REASON_NIL()
271};
272# undef EXIT_REASON
273# undef EXIT_REASON_NIL
274#endif /* VBOX_WITH_STATISTICS */
275
276#define VMX_REPORT_FEATURE(allowed1, disallowed0, featflag) \
277 do { \
278 if ((allowed1) & (featflag)) \
279 LogRel(("HM: " #featflag "\n")); \
280 else \
281 LogRel(("HM: " #featflag " *must* be cleared\n")); \
282 if ((disallowed0) & (featflag)) \
283 LogRel(("HM: " #featflag " *must* be set\n")); \
284 } while (0)
285
286#define VMX_REPORT_CAPABILITY(msrcaps, cap) \
287 do { \
288 if ((msrcaps) & (cap)) \
289 LogRel(("HM: " #cap "\n")); \
290 } while (0)
291
292
293/*******************************************************************************
294* Internal Functions *
295*******************************************************************************/
296static DECLCALLBACK(int) hmR3Save(PVM pVM, PSSMHANDLE pSSM);
297static DECLCALLBACK(int) hmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass);
298static int hmR3InitCPU(PVM pVM);
299static int hmR3InitFinalizeR0(PVM pVM);
300static int hmR3InitFinalizeR0Intel(PVM pVM);
301static int hmR3InitFinalizeR0Amd(PVM pVM);
302static int hmR3TermCPU(PVM pVM);
303
304
305
306/**
307 * Initializes the HM.
308 *
309 * This reads the config and check whether VT-x or AMD-V hardware is available
310 * if configured to use it. This is one of the very first components to be
311 * initialized after CFGM, so that we can fall back to raw-mode early in the
312 * initialization process.
313 *
314 * Note that a lot of the set up work is done in ring-0 and thus postponed till
315 * the ring-3 and ring-0 callback to HMR3InitCompleted.
316 *
317 * @returns VBox status code.
318 * @param pVM Pointer to the VM.
319 *
320 * @remarks Be careful with what we call here, since most of the VMM components
321 * are uninitialized.
322 */
323VMMR3_INT_DECL(int) HMR3Init(PVM pVM)
324{
325 LogFlow(("HMR3Init\n"));
326
327 /*
328 * Assert alignment and sizes.
329 */
330 AssertCompileMemberAlignment(VM, hm.s, 32);
331 AssertCompile(sizeof(pVM->hm.s) <= sizeof(pVM->hm.padding));
332
333 /* Some structure checks. */
334 AssertCompileMemberOffset(SVM_VMCB, ctrl.EventInject, 0xA8);
335 AssertCompileMemberOffset(SVM_VMCB, ctrl.ExitIntInfo, 0x88);
336 AssertCompileMemberOffset(SVM_VMCB, ctrl.TLBCtrl, 0x58);
337
338 AssertCompileMemberOffset(SVM_VMCB, guest, 0x400);
339 AssertCompileMemberOffset(SVM_VMCB, guest.TR, 0x490);
340 AssertCompileMemberOffset(SVM_VMCB, guest.u8CPL, 0x4CB);
341 AssertCompileMemberOffset(SVM_VMCB, guest.u64EFER, 0x4D0);
342 AssertCompileMemberOffset(SVM_VMCB, guest.u64CR4, 0x548);
343 AssertCompileMemberOffset(SVM_VMCB, guest.u64RIP, 0x578);
344 AssertCompileMemberOffset(SVM_VMCB, guest.u64RSP, 0x5D8);
345 AssertCompileMemberOffset(SVM_VMCB, guest.u64CR2, 0x640);
346 AssertCompileMemberOffset(SVM_VMCB, guest.u64GPAT, 0x668);
347 AssertCompileMemberOffset(SVM_VMCB, guest.u64LASTEXCPTO,0x690);
348 AssertCompileSize(SVM_VMCB, 0x1000);
349
350 /*
351 * Register the saved state data unit.
352 */
353 int rc = SSMR3RegisterInternal(pVM, "HWACCM", 0, HM_SSM_VERSION, sizeof(HM),
354 NULL, NULL, NULL,
355 NULL, hmR3Save, NULL,
356 NULL, hmR3Load, NULL);
357 if (RT_FAILURE(rc))
358 return rc;
359
360 /*
361 * Misc initialisation.
362 */
363 //pVM->hm.s.vmx.fSupported = false;
364 //pVM->hm.s.svm.fSupported = false;
365 //pVM->hm.s.vmx.fEnabled = false;
366 //pVM->hm.s.svm.fEnabled = false;
367 //pVM->hm.s.fNestedPaging = false;
368
369
370 /*
371 * Read configuration.
372 */
373 PCFGMNODE pCfgHM = CFGMR3GetChild(CFGMR3GetRoot(pVM), "HM/");
374
375 /** @cfgm{/HM/HMForced, bool, false}
376 * Forces hardware virtualization, no falling back on raw-mode. HM must be
377 * enabled, i.e. /HMEnabled must be true. */
378 bool fHMForced;
379#ifdef VBOX_WITH_RAW_MODE
380 rc = CFGMR3QueryBoolDef(pCfgHM, "HMForced", &fHMForced, false);
381 AssertRCReturn(rc, rc);
382 AssertLogRelMsgReturn(!fHMForced || pVM->fHMEnabled, ("Configuration error: HM forced but not enabled!\n"),
383 VERR_INVALID_PARAMETER);
384# if defined(RT_OS_DARWIN)
385 if (pVM->fHMEnabled)
386 fHMForced = true;
387# endif
388 AssertLogRelMsgReturn(pVM->cCpus == 1 || pVM->fHMEnabled, ("Configuration error: SMP requires HM to be enabled!\n"),
389 VERR_INVALID_PARAMETER);
390 if (pVM->cCpus > 1)
391 fHMForced = true;
392#else /* !VBOX_WITH_RAW_MODE */
393 AssertRelease(pVM->fHMEnabled);
394 fHMForced = true;
395#endif /* !VBOX_WITH_RAW_MODE */
396
397 /** @cfgm{/HM/EnableNestedPaging, bool, false}
398 * Enables nested paging (aka extended page tables). */
399 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableNestedPaging", &pVM->hm.s.fAllowNestedPaging, false);
400 AssertRCReturn(rc, rc);
401
402 /** @cfgm{/HM/EnableLargePages, bool, false}
403 * Enables using large pages (2 MB) for guest memory, thus saving on (nested)
404 * page table walking and maybe better TLB hit rate in some cases. */
405 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableLargePages", &pVM->hm.s.fLargePages, false);
406 AssertRCReturn(rc, rc);
407
408 /** @cfgm{/HM/EnableVPID, bool, false}
409 * Enables the VT-x VPID feature. */
410 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableVPID", &pVM->hm.s.vmx.fAllowVpid, false);
411 AssertRCReturn(rc, rc);
412
413 /** @cfgm{/HM/TPRPatchingEnabled, bool, false}
414 * Enables TPR patching for 32-bit windows guests with IO-APIC. */
415 rc = CFGMR3QueryBoolDef(pCfgHM, "TPRPatchingEnabled", &pVM->hm.s.fTRPPatchingAllowed, false);
416 AssertRCReturn(rc, rc);
417
418 /** @cfgm{/HM/64bitEnabled, bool, 32-bit:false, 64-bit:true}
419 * Enables AMD64 cpu features.
420 * On 32-bit hosts this isn't default and require host CPU support. 64-bit hosts
421 * already have the support. */
422#ifdef VBOX_ENABLE_64_BITS_GUESTS
423 rc = CFGMR3QueryBoolDef(pCfgHM, "64bitEnabled", &pVM->hm.s.fAllow64BitGuests, HC_ARCH_BITS == 64);
424 AssertLogRelRCReturn(rc, rc);
425#else
426 pVM->hm.s.fAllow64BitGuests = false;
427#endif
428
429 /** @cfgm{/HM/Exclusive, bool}
430 * Determines the init method for AMD-V and VT-x. If set to true, HM will do a
431 * global init for each host CPU. If false, we do local init each time we wish
432 * to execute guest code.
433 *
434 * Default is false for Mac OS X and Windows due to the higher risk of conflicts
435 * with other hypervisors.
436 */
437 rc = CFGMR3QueryBoolDef(pCfgHM, "Exclusive", &pVM->hm.s.fGlobalInit,
438#if defined(RT_OS_DARWIN) || defined(RT_OS_WINDOWS)
439 false
440#else
441 true
442#endif
443 );
444 AssertLogRelRCReturn(rc, rc);
445
446 /** @cfgm{/HM/MaxResumeLoops, uint32_t}
447 * The number of times to resume guest execution before we forcibly return to
448 * ring-3. The return value of RTThreadPreemptIsPendingTrusty in ring-0
449 * determins the default value. */
450 rc = CFGMR3QueryU32Def(pCfgHM, "MaxResumeLoops", &pVM->hm.s.cMaxResumeLoops, 0 /* set by R0 later */);
451 AssertLogRelRCReturn(rc, rc);
452
453 /*
454 * Check if VT-x or AMD-v support according to the users wishes.
455 */
456 /** @todo SUPR3QueryVTCaps won't catch VERR_VMX_IN_VMX_ROOT_MODE or
457 * VERR_SVM_IN_USE. */
458 if (pVM->fHMEnabled)
459 {
460 uint32_t fCaps;
461 rc = SUPR3QueryVTCaps(&fCaps);
462 if (RT_SUCCESS(rc))
463 {
464 if (fCaps & SUPVTCAPS_AMD_V)
465 LogRel(("HMR3Init: AMD-V%s\n", fCaps & SUPVTCAPS_NESTED_PAGING ? " w/ nested paging" : ""));
466 else if (fCaps & SUPVTCAPS_VT_X)
467 {
468 rc = SUPR3QueryVTxSupported();
469 if (RT_SUCCESS(rc))
470 LogRel(("HMR3Init: VT-x%s\n", fCaps & SUPVTCAPS_NESTED_PAGING ? " w/ nested paging" : ""));
471 else
472 {
473#ifdef RT_OS_LINUX
474 const char *pszMinReq = " Linux 2.6.13 or newer required!";
475#else
476 const char *pszMinReq = "";
477#endif
478 if (fHMForced)
479 return VMSetError(pVM, rc, RT_SRC_POS, "The host kernel does not support VT-x.%s\n", pszMinReq);
480
481 /* Fall back to raw-mode. */
482 LogRel(("HMR3Init: Falling back to raw-mode: The host kernel does not support VT-x.%s\n", pszMinReq));
483 pVM->fHMEnabled = false;
484 }
485 }
486 else
487 AssertLogRelMsgFailedReturn(("SUPR3QueryVTCaps didn't return either AMD-V or VT-x flag set (%#x)!\n", fCaps),
488 VERR_INTERNAL_ERROR_5);
489
490 /*
491 * Do we require a little bit or raw-mode for 64-bit guest execution?
492 */
493 pVM->fHMNeedRawModeCtx = HC_ARCH_BITS == 32
494 && pVM->fHMEnabled
495 && pVM->hm.s.fAllow64BitGuests;
496 }
497 else
498 {
499 const char *pszMsg;
500 switch (rc)
501 {
502 case VERR_UNSUPPORTED_CPU:
503 pszMsg = "Unknown CPU, VT-x or AMD-v features cannot be ascertained.";
504 break;
505
506 case VERR_VMX_NO_VMX:
507 pszMsg = "VT-x is not available.";
508 break;
509
510 case VERR_VMX_MSR_LOCKED_OR_DISABLED:
511 pszMsg = "VT-x is disabled in the BIOS (or by the host OS).";
512 break;
513
514 case VERR_SVM_NO_SVM:
515 pszMsg = "AMD-V is not available.";
516 break;
517
518 case VERR_SVM_DISABLED:
519 pszMsg = "AMD-V is disabled in the BIOS (or by the host OS).";
520 break;
521
522 default:
523 pszMsg = NULL;
524 break;
525 }
526 if (fHMForced && pszMsg)
527 return VM_SET_ERROR(pVM, rc, pszMsg);
528 if (!pszMsg)
529 return VMSetError(pVM, rc, RT_SRC_POS, "SUPR3QueryVTCaps failed with %Rrc", rc);
530
531 /* Fall back to raw-mode. */
532 LogRel(("HMR3Init: Falling back to raw-mode: %s\n", pszMsg));
533 pVM->fHMEnabled = false;
534 }
535 }
536
537 /* It's now OK to use the predicate function. */
538 pVM->fHMEnabledFixed = true;
539 return VINF_SUCCESS;
540}
541
542
543/**
544 * Initializes the per-VCPU HM.
545 *
546 * @returns VBox status code.
547 * @param pVM Pointer to the VM.
548 */
549static int hmR3InitCPU(PVM pVM)
550{
551 LogFlow(("HMR3InitCPU\n"));
552
553 if (!HMIsEnabled(pVM))
554 return VINF_SUCCESS;
555
556 for (VMCPUID i = 0; i < pVM->cCpus; i++)
557 {
558 PVMCPU pVCpu = &pVM->aCpus[i];
559 pVCpu->hm.s.fActive = false;
560 }
561
562#ifdef VBOX_WITH_STATISTICS
563 STAM_REG(pVM, &pVM->hm.s.StatTprPatchSuccess, STAMTYPE_COUNTER, "/HM/TPR/Patch/Success", STAMUNIT_OCCURENCES, "Number of times an instruction was successfully patched.");
564 STAM_REG(pVM, &pVM->hm.s.StatTprPatchFailure, STAMTYPE_COUNTER, "/HM/TPR/Patch/Failed", STAMUNIT_OCCURENCES, "Number of unsuccessful patch attempts.");
565 STAM_REG(pVM, &pVM->hm.s.StatTprReplaceSuccess, STAMTYPE_COUNTER, "/HM/TPR/Replace/Success",STAMUNIT_OCCURENCES, "Number of times an instruction was successfully patched.");
566 STAM_REG(pVM, &pVM->hm.s.StatTprReplaceFailure, STAMTYPE_COUNTER, "/HM/TPR/Replace/Failed", STAMUNIT_OCCURENCES, "Number of unsuccessful patch attempts.");
567
568 /*
569 * Statistics.
570 */
571 for (VMCPUID i = 0; i < pVM->cCpus; i++)
572 {
573 PVMCPU pVCpu = &pVM->aCpus[i];
574 int rc;
575
576 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatPoke, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
577 "Profiling of RTMpPokeCpu",
578 "/PROF/CPU%d/HM/Poke", i);
579 AssertRC(rc);
580 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatSpinPoke, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
581 "Profiling of poke wait",
582 "/PROF/CPU%d/HM/PokeWait", i);
583 AssertRC(rc);
584 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatSpinPokeFailed, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
585 "Profiling of poke wait when RTMpPokeCpu fails",
586 "/PROF/CPU%d/HM/PokeWaitFailed", i);
587 AssertRC(rc);
588 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatEntry, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
589 "Profiling of VMXR0RunGuestCode entry",
590 "/PROF/CPU%d/HM/StatEntry", i);
591 AssertRC(rc);
592 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExit1, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
593 "Profiling of VMXR0RunGuestCode exit part 1",
594 "/PROF/CPU%d/HM/SwitchFromGC_1", i);
595 AssertRC(rc);
596 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExit2, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
597 "Profiling of VMXR0RunGuestCode exit part 2",
598 "/PROF/CPU%d/HM/SwitchFromGC_2", i);
599 AssertRC(rc);
600
601 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitIO, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
602 "I/O",
603 "/PROF/CPU%d/HM/SwitchFromGC_2/IO", i);
604 AssertRC(rc);
605 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitMovCRx, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
606 "MOV CRx",
607 "/PROF/CPU%d/HM/SwitchFromGC_2/MovCRx", i);
608 AssertRC(rc);
609 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitXcptNmi, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
610 "Exceptions, NMIs",
611 "/PROF/CPU%d/HM/SwitchFromGC_2/XcptNmi", i);
612 AssertRC(rc);
613
614 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatLoadGuestState, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
615 "Profiling of VMXR0LoadGuestState",
616 "/PROF/CPU%d/HM/StatLoadGuestState", i);
617 AssertRC(rc);
618 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatInGC, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
619 "Profiling of vmlaunch/vmresume",
620 "/PROF/CPU%d/HM/InGC", i);
621 AssertRC(rc);
622
623# if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
624 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatWorldSwitch3264, STAMTYPE_PROFILE, STAMVISIBILITY_USED,
625 STAMUNIT_TICKS_PER_CALL, "Profiling of the 32/64 switcher",
626 "/PROF/CPU%d/HM/Switcher3264", i);
627 AssertRC(rc);
628# endif
629
630# ifdef HM_PROFILE_EXIT_DISPATCH
631 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitDispatch, STAMTYPE_PROFILE_ADV, STAMVISIBILITY_USED,
632 STAMUNIT_TICKS_PER_CALL, "Profiling the dispatching of exit handlers",
633 "/PROF/CPU%d/HM/ExitDispatch", i);
634 AssertRC(rc);
635# endif
636
637# define HM_REG_COUNTER(a, b) \
638 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, "Profiling of HM", b, i); \
639 AssertRC(rc);
640
641 HM_REG_COUNTER(&pVCpu->hm.s.StatExitShadowNM, "/HM/CPU%d/Exit/Trap/Shw/#NM");
642 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestNM, "/HM/CPU%d/Exit/Trap/Gst/#NM");
643 HM_REG_COUNTER(&pVCpu->hm.s.StatExitShadowPF, "/HM/CPU%d/Exit/Trap/Shw/#PF");
644 HM_REG_COUNTER(&pVCpu->hm.s.StatExitShadowPFEM, "/HM/CPU%d/Exit/Trap/Shw/#PF-EM");
645 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestPF, "/HM/CPU%d/Exit/Trap/Gst/#PF");
646 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestUD, "/HM/CPU%d/Exit/Trap/Gst/#UD");
647 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestSS, "/HM/CPU%d/Exit/Trap/Gst/#SS");
648 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestNP, "/HM/CPU%d/Exit/Trap/Gst/#NP");
649 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestGP, "/HM/CPU%d/Exit/Trap/Gst/#GP");
650 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestMF, "/HM/CPU%d/Exit/Trap/Gst/#MF");
651 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestDE, "/HM/CPU%d/Exit/Trap/Gst/#DE");
652 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestDB, "/HM/CPU%d/Exit/Trap/Gst/#DB");
653 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestBP, "/HM/CPU%d/Exit/Trap/Gst/#BP");
654 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestXF, "/HM/CPU%d/Exit/Trap/Gst/#XF");
655 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestXcpUnk, "/HM/CPU%d/Exit/Trap/Gst/Other");
656 HM_REG_COUNTER(&pVCpu->hm.s.StatExitInvlpg, "/HM/CPU%d/Exit/Instr/Invlpg");
657 HM_REG_COUNTER(&pVCpu->hm.s.StatExitInvd, "/HM/CPU%d/Exit/Instr/Invd");
658 HM_REG_COUNTER(&pVCpu->hm.s.StatExitWbinvd, "/HM/CPU%d/Exit/Instr/Wbinvd");
659 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPause, "/HM/CPU%d/Exit/Instr/Pause");
660 HM_REG_COUNTER(&pVCpu->hm.s.StatExitCpuid, "/HM/CPU%d/Exit/Instr/Cpuid");
661 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdtsc, "/HM/CPU%d/Exit/Instr/Rdtsc");
662 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdtscp, "/HM/CPU%d/Exit/Instr/Rdtscp");
663 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdpmc, "/HM/CPU%d/Exit/Instr/Rdpmc");
664 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdrand, "/HM/CPU%d/Exit/Instr/Rdrand");
665 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdmsr, "/HM/CPU%d/Exit/Instr/Rdmsr");
666 HM_REG_COUNTER(&pVCpu->hm.s.StatExitWrmsr, "/HM/CPU%d/Exit/Instr/Wrmsr");
667 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMwait, "/HM/CPU%d/Exit/Instr/Mwait");
668 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMonitor, "/HM/CPU%d/Exit/Instr/Monitor");
669 HM_REG_COUNTER(&pVCpu->hm.s.StatExitDRxWrite, "/HM/CPU%d/Exit/Instr/DR/Write");
670 HM_REG_COUNTER(&pVCpu->hm.s.StatExitDRxRead, "/HM/CPU%d/Exit/Instr/DR/Read");
671 HM_REG_COUNTER(&pVCpu->hm.s.StatExitClts, "/HM/CPU%d/Exit/Instr/CLTS");
672 HM_REG_COUNTER(&pVCpu->hm.s.StatExitLmsw, "/HM/CPU%d/Exit/Instr/LMSW");
673 HM_REG_COUNTER(&pVCpu->hm.s.StatExitCli, "/HM/CPU%d/Exit/Instr/Cli");
674 HM_REG_COUNTER(&pVCpu->hm.s.StatExitSti, "/HM/CPU%d/Exit/Instr/Sti");
675 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPushf, "/HM/CPU%d/Exit/Instr/Pushf");
676 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPopf, "/HM/CPU%d/Exit/Instr/Popf");
677 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIret, "/HM/CPU%d/Exit/Instr/Iret");
678 HM_REG_COUNTER(&pVCpu->hm.s.StatExitInt, "/HM/CPU%d/Exit/Instr/Int");
679 HM_REG_COUNTER(&pVCpu->hm.s.StatExitHlt, "/HM/CPU%d/Exit/Instr/Hlt");
680 HM_REG_COUNTER(&pVCpu->hm.s.StatExitXdtrAccess, "/HM/CPU%d/Exit/Instr/XdtrAccess");
681 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIOWrite, "/HM/CPU%d/Exit/IO/Write");
682 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIORead, "/HM/CPU%d/Exit/IO/Read");
683 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIOStringWrite, "/HM/CPU%d/Exit/IO/WriteString");
684 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIOStringRead, "/HM/CPU%d/Exit/IO/ReadString");
685 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIntWindow, "/HM/CPU%d/Exit/IntWindow");
686 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMaxResume, "/HM/CPU%d/Exit/MaxResume");
687 HM_REG_COUNTER(&pVCpu->hm.s.StatExitExtInt, "/HM/CPU%d/Exit/ExtInt");
688 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPreemptTimer, "/HM/CPU%d/Exit/PreemptTimer");
689 HM_REG_COUNTER(&pVCpu->hm.s.StatExitTprBelowThreshold, "/HM/CPU%d/Exit/TprBelowThreshold");
690 HM_REG_COUNTER(&pVCpu->hm.s.StatExitTaskSwitch, "/HM/CPU%d/Exit/TaskSwitch");
691 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMtf, "/HM/CPU%d/Exit/MonitorTrapFlag");
692 HM_REG_COUNTER(&pVCpu->hm.s.StatExitApicAccess, "/HM/CPU%d/Exit/ApicAccess");
693
694 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchGuestIrq, "/HM/CPU%d/Switch/IrqPending");
695 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchHmToR3FF, "/HM/CPU%d/Switch/HmToR3FF");
696 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchExitToR3, "/HM/CPU%d/Switch/ExitToR3");
697 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchLongJmpToR3, "/HM/CPU%d/Switch/LongJmpToR3");
698
699 HM_REG_COUNTER(&pVCpu->hm.s.StatIntInject, "/HM/CPU%d/Irq/Inject");
700 HM_REG_COUNTER(&pVCpu->hm.s.StatIntReinject, "/HM/CPU%d/Irq/Reinject");
701 HM_REG_COUNTER(&pVCpu->hm.s.StatPendingHostIrq, "/HM/CPU%d/Irq/PendingOnHost");
702
703 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushPage, "/HM/CPU%d/Flush/Page");
704 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushPageManual, "/HM/CPU%d/Flush/Page/Virt");
705 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushPhysPageManual, "/HM/CPU%d/Flush/Page/Phys");
706 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlb, "/HM/CPU%d/Flush/TLB");
707 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbManual, "/HM/CPU%d/Flush/TLB/Manual");
708 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbWorldSwitch, "/HM/CPU%d/Flush/TLB/CpuSwitch");
709 HM_REG_COUNTER(&pVCpu->hm.s.StatNoFlushTlbWorldSwitch, "/HM/CPU%d/Flush/TLB/Skipped");
710 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushAsid, "/HM/CPU%d/Flush/TLB/ASID");
711 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushNestedPaging, "/HM/CPU%d/Flush/TLB/NestedPaging");
712 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbInvlpgVirt, "/HM/CPU%d/Flush/TLB/InvlpgVirt");
713 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbInvlpgPhys, "/HM/CPU%d/Flush/TLB/InvlpgPhys");
714 HM_REG_COUNTER(&pVCpu->hm.s.StatTlbShootdown, "/HM/CPU%d/Flush/Shootdown/Page");
715 HM_REG_COUNTER(&pVCpu->hm.s.StatTlbShootdownFlush, "/HM/CPU%d/Flush/Shootdown/TLB");
716
717 HM_REG_COUNTER(&pVCpu->hm.s.StatTscOffset, "/HM/CPU%d/TSC/Offset");
718 HM_REG_COUNTER(&pVCpu->hm.s.StatTscIntercept, "/HM/CPU%d/TSC/Intercept");
719 HM_REG_COUNTER(&pVCpu->hm.s.StatTscInterceptOverFlow, "/HM/CPU%d/TSC/InterceptOverflow");
720
721 HM_REG_COUNTER(&pVCpu->hm.s.StatDRxArmed, "/HM/CPU%d/Debug/Armed");
722 HM_REG_COUNTER(&pVCpu->hm.s.StatDRxContextSwitch, "/HM/CPU%d/Debug/ContextSwitch");
723 HM_REG_COUNTER(&pVCpu->hm.s.StatDRxIoCheck, "/HM/CPU%d/Debug/IOCheck");
724
725 HM_REG_COUNTER(&pVCpu->hm.s.StatLoadMinimal, "/HM/CPU%d/Load/Minimal");
726 HM_REG_COUNTER(&pVCpu->hm.s.StatLoadFull, "/HM/CPU%d/Load/Full");
727
728#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
729 HM_REG_COUNTER(&pVCpu->hm.s.StatFpu64SwitchBack, "/HM/CPU%d/Switch64/Fpu");
730 HM_REG_COUNTER(&pVCpu->hm.s.StatDebug64SwitchBack, "/HM/CPU%d/Switch64/Debug");
731#endif
732
733 for (unsigned j = 0; j < RT_ELEMENTS(pVCpu->hm.s.StatExitCRxWrite); j++)
734 {
735 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitCRxWrite[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED,
736 STAMUNIT_OCCURENCES, "Profiling of CRx writes",
737 "/HM/CPU%d/Exit/Instr/CR/Write/%x", i, j);
738 AssertRC(rc);
739 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitCRxRead[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED,
740 STAMUNIT_OCCURENCES, "Profiling of CRx reads",
741 "/HM/CPU%d/Exit/Instr/CR/Read/%x", i, j);
742 AssertRC(rc);
743 }
744
745#undef HM_REG_COUNTER
746
747 pVCpu->hm.s.paStatExitReason = NULL;
748
749 rc = MMHyperAlloc(pVM, MAX_EXITREASON_STAT*sizeof(*pVCpu->hm.s.paStatExitReason), 0, MM_TAG_HM,
750 (void **)&pVCpu->hm.s.paStatExitReason);
751 AssertRC(rc);
752 if (RT_SUCCESS(rc))
753 {
754 const char * const *papszDesc = ASMIsIntelCpu() ? &g_apszVTxExitReasons[0] : &g_apszAmdVExitReasons[0];
755 for (int j = 0; j < MAX_EXITREASON_STAT; j++)
756 {
757 if (papszDesc[j])
758 {
759 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.paStatExitReason[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED,
760 STAMUNIT_OCCURENCES, papszDesc[j], "/HM/CPU%d/Exit/Reason/%02x", i, j);
761 AssertRC(rc);
762 }
763 }
764 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitReasonNpf, STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
765 "Nested page fault", "/HM/CPU%d/Exit/Reason/#NPF", i);
766 AssertRC(rc);
767 }
768 pVCpu->hm.s.paStatExitReasonR0 = MMHyperR3ToR0(pVM, pVCpu->hm.s.paStatExitReason);
769# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
770 Assert(pVCpu->hm.s.paStatExitReasonR0 != NIL_RTR0PTR || !HMIsEnabled(pVM));
771# else
772 Assert(pVCpu->hm.s.paStatExitReasonR0 != NIL_RTR0PTR);
773# endif
774
775 rc = MMHyperAlloc(pVM, sizeof(STAMCOUNTER) * 256, 8, MM_TAG_HM, (void **)&pVCpu->hm.s.paStatInjectedIrqs);
776 AssertRCReturn(rc, rc);
777 pVCpu->hm.s.paStatInjectedIrqsR0 = MMHyperR3ToR0(pVM, pVCpu->hm.s.paStatInjectedIrqs);
778# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
779 Assert(pVCpu->hm.s.paStatInjectedIrqsR0 != NIL_RTR0PTR || !HMIsEnabled(pVM));
780# else
781 Assert(pVCpu->hm.s.paStatInjectedIrqsR0 != NIL_RTR0PTR);
782# endif
783 for (unsigned j = 0; j < 255; j++)
784 {
785 STAMR3RegisterF(pVM, &pVCpu->hm.s.paStatInjectedIrqs[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
786 "Forwarded interrupts.",
787 (j < 0x20) ? "/HM/CPU%d/Interrupt/Trap/%02X" : "/HM/CPU%d/Interrupt/IRQ/%02X", i, j);
788 }
789
790 }
791#endif /* VBOX_WITH_STATISTICS */
792
793#ifdef VBOX_WITH_CRASHDUMP_MAGIC
794 /*
795 * Magic marker for searching in crash dumps.
796 */
797 for (VMCPUID i = 0; i < pVM->cCpus; i++)
798 {
799 PVMCPU pVCpu = &pVM->aCpus[i];
800
801 PVMCSCACHE pCache = &pVCpu->hm.s.vmx.VMCSCache;
802 strcpy((char *)pCache->aMagic, "VMCSCACHE Magic");
803 pCache->uMagic = UINT64_C(0xDEADBEEFDEADBEEF);
804 }
805#endif
806
807 return VINF_SUCCESS;
808}
809
810
811/**
812 * Called when a init phase has completed.
813 *
814 * @returns VBox status code.
815 * @param pVM The VM.
816 * @param enmWhat The phase that completed.
817 */
818VMMR3_INT_DECL(int) HMR3InitCompleted(PVM pVM, VMINITCOMPLETED enmWhat)
819{
820 switch (enmWhat)
821 {
822 case VMINITCOMPLETED_RING3:
823 return hmR3InitCPU(pVM);
824 case VMINITCOMPLETED_RING0:
825 return hmR3InitFinalizeR0(pVM);
826 default:
827 return VINF_SUCCESS;
828 }
829}
830
831
832/**
833 * Turns off normal raw mode features.
834 *
835 * @param pVM Pointer to the VM.
836 */
837static void hmR3DisableRawMode(PVM pVM)
838{
839#ifdef VBOX_WITH_RAW_MODE
840 /* Turn off IDT/LDT/GDT and TSS monitoring and sycing. */
841 SELMR3DisableMonitoring(pVM);
842 TRPMR3DisableMonitoring(pVM);
843#endif
844
845 /* Disable mapping of the hypervisor into the shadow page table. */
846 PGMR3MappingsDisable(pVM);
847
848 /* Reinit the paging mode to force the new shadow mode. */
849 for (VMCPUID i = 0; i < pVM->cCpus; i++)
850 {
851 PVMCPU pVCpu = &pVM->aCpus[i];
852
853 PGMR3ChangeMode(pVM, pVCpu, PGMMODE_REAL);
854 }
855}
856
857
858/**
859 * Initialize VT-x or AMD-V.
860 *
861 * @returns VBox status code.
862 * @param pVM Pointer to the VM.
863 */
864static int hmR3InitFinalizeR0(PVM pVM)
865{
866 int rc;
867
868 if (!HMIsEnabled(pVM))
869 return VINF_SUCCESS;
870
871 /*
872 * Hack to allow users to work around broken BIOSes that incorrectly set
873 * EFER.SVME, which makes us believe somebody else is already using AMD-V.
874 */
875 if ( !pVM->hm.s.vmx.fSupported
876 && !pVM->hm.s.svm.fSupported
877 && pVM->hm.s.lLastError == VERR_SVM_IN_USE /* implies functional AMD-V */
878 && RTEnvExist("VBOX_HWVIRTEX_IGNORE_SVM_IN_USE"))
879 {
880 LogRel(("HM: VBOX_HWVIRTEX_IGNORE_SVM_IN_USE active!\n"));
881 pVM->hm.s.svm.fSupported = true;
882 pVM->hm.s.svm.fIgnoreInUseError = true;
883 pVM->hm.s.lLastError = VINF_SUCCESS;
884 }
885
886 /*
887 * Report ring-0 init errors.
888 */
889 if ( !pVM->hm.s.vmx.fSupported
890 && !pVM->hm.s.svm.fSupported)
891 {
892 LogRel(("HM: Failed to initialize VT-x / AMD-V: %Rrc\n", pVM->hm.s.lLastError));
893 LogRel(("HM: VMX MSR_IA32_FEATURE_CONTROL=%RX64\n", pVM->hm.s.vmx.msr.feature_ctrl));
894 switch (pVM->hm.s.lLastError)
895 {
896 case VERR_VMX_IN_VMX_ROOT_MODE:
897 return VM_SET_ERROR(pVM, VERR_VMX_IN_VMX_ROOT_MODE, "VT-x is being used by another hypervisor.");
898 case VERR_VMX_NO_VMX:
899 return VM_SET_ERROR(pVM, VERR_VMX_NO_VMX, "VT-x is not available.");
900 case VERR_VMX_MSR_LOCKED_OR_DISABLED:
901 return VM_SET_ERROR(pVM, VERR_VMX_NO_VMX, "VT-x is disabled in the BIOS (or by the host OS).");
902
903 case VERR_SVM_IN_USE:
904 return VM_SET_ERROR(pVM, VERR_SVM_IN_USE, "AMD-V is being used by another hypervisor.");
905 case VERR_SVM_NO_SVM:
906 return VM_SET_ERROR(pVM, VERR_SVM_NO_SVM, "AMD-V is not available.");
907 case VERR_SVM_DISABLED:
908 return VM_SET_ERROR(pVM, VERR_SVM_DISABLED, "AMD-V is disabled in the BIOS.");
909 }
910 return VMSetError(pVM, pVM->hm.s.lLastError, RT_SRC_POS, "HM ring-0 init failed: %Rrc", pVM->hm.s.lLastError);
911 }
912
913 /*
914 * Enable VT-x or AMD-V on all host CPUs.
915 */
916 rc = SUPR3CallVMMR0Ex(pVM->pVMR0, 0 /*idCpu*/, VMMR0_DO_HM_ENABLE, 0, NULL);
917 if (RT_FAILURE(rc))
918 {
919 LogRel(("HMR3InitFinalize: SUPR3CallVMMR0Ex VMMR0_DO_HM_ENABLE failed with %Rrc\n", rc));
920 return rc;
921 }
922
923 /*
924 * No TPR patching is required when the IO-APIC is not enabled for this VM.
925 * (Main should have taken care of this already)
926 */
927 pVM->hm.s.fHasIoApic = PDMHasIoApic(pVM);
928 if (!pVM->hm.s.fHasIoApic)
929 {
930 Assert(!pVM->hm.s.fTRPPatchingAllowed); /* paranoia */
931 pVM->hm.s.fTRPPatchingAllowed = false;
932 }
933
934 /*
935 * Do the vendor specific initalization .
936 * .
937 * Note! We disable release log buffering here since we're doing relatively .
938 * lot of logging and doesn't want to hit the disk with each LogRel .
939 * statement.
940 */
941 AssertLogRelReturn(!pVM->hm.s.fInitialized, VERR_HM_IPE_5);
942 bool fOldBuffered = RTLogRelSetBuffering(true /*fBuffered*/);
943 if (pVM->hm.s.vmx.fSupported)
944 rc = hmR3InitFinalizeR0Intel(pVM);
945 else
946 rc = hmR3InitFinalizeR0Amd(pVM);
947 LogRel(("HM: VT-x/AMD-V init method: %s\n", (pVM->hm.s.fGlobalInit) ? "GLOBAL" : "LOCAL"));
948 RTLogRelSetBuffering(fOldBuffered);
949 pVM->hm.s.fInitialized = true;
950
951 return rc;
952}
953
954
955/**
956 * Finish VT-x initialization (after ring-0 init).
957 *
958 * @returns VBox status code.
959 * @param pVM The cross context VM structure.
960 */
961static int hmR3InitFinalizeR0Intel(PVM pVM)
962{
963 int rc;
964
965 Log(("pVM->hm.s.vmx.fSupported = %d\n", pVM->hm.s.vmx.fSupported));
966 AssertLogRelReturn(pVM->hm.s.vmx.msr.feature_ctrl != 0, VERR_HM_IPE_4);
967
968 uint64_t val;
969 uint64_t zap;
970 RTGCPHYS GCPhys = 0;
971
972#ifndef VBOX_WITH_OLD_VTX_CODE
973 LogRel(("HM: Using VT-x implementation 2.0!\n"));
974#endif
975 LogRel(("HM: Host CR4 = %08X\n", pVM->hm.s.vmx.hostCR4));
976 LogRel(("HM: MSR_IA32_FEATURE_CONTROL = %RX64\n", pVM->hm.s.vmx.msr.feature_ctrl));
977 LogRel(("HM: MSR_IA32_VMX_BASIC_INFO = %RX64\n", pVM->hm.s.vmx.msr.vmx_basic_info));
978 LogRel(("HM: VMCS id = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_ID(pVM->hm.s.vmx.msr.vmx_basic_info)));
979 LogRel(("HM: VMCS size = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_SIZE(pVM->hm.s.vmx.msr.vmx_basic_info)));
980 LogRel(("HM: VMCS physical address limit = %s\n", MSR_IA32_VMX_BASIC_INFO_VMCS_PHYS_WIDTH(pVM->hm.s.vmx.msr.vmx_basic_info) ? "< 4 GB" : "None"));
981 LogRel(("HM: VMCS memory type = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_MEM_TYPE(pVM->hm.s.vmx.msr.vmx_basic_info)));
982 LogRel(("HM: Dual-monitor treatment = %d\n", MSR_IA32_VMX_BASIC_INFO_VMCS_DUAL_MON(pVM->hm.s.vmx.msr.vmx_basic_info)));
983 LogRel(("HM: Max resume loops = %RX32\n", pVM->hm.s.cMaxResumeLoops));
984
985 LogRel(("HM: MSR_IA32_VMX_PINBASED_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_pin_ctls.u));
986 val = pVM->hm.s.vmx.msr.vmx_pin_ctls.n.allowed1;
987 zap = pVM->hm.s.vmx.msr.vmx_pin_ctls.n.disallowed0;
988 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT);
989 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT);
990 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI);
991 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER);
992
993 LogRel(("HM: MSR_IA32_VMX_PROCBASED_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_proc_ctls.u));
994 val = pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1;
995 zap = pVM->hm.s.vmx.msr.vmx_proc_ctls.n.disallowed0;
996 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INT_WINDOW_EXIT);
997 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TSC_OFFSETTING);
998 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT);
999 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT);
1000 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT);
1001 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT);
1002 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT);
1003 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT);
1004 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT);
1005 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT);
1006 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT);
1007 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW);
1008 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT);
1009 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT);
1010 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT);
1011 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS);
1012 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG);
1013 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS);
1014 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT);
1015 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT);
1016 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL);
1017 if (pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
1018 {
1019 LogRel(("HM: MSR_IA32_VMX_PROCBASED_CTLS2 = %RX64\n", pVM->hm.s.vmx.msr.vmx_proc_ctls2.u));
1020 val = pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1;
1021 zap = pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.disallowed0;
1022 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC);
1023 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_EPT);
1024 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_TABLE_EXIT);
1025 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_RDTSCP);
1026 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VIRT_X2APIC);
1027 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VPID);
1028 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT);
1029 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_UNRESTRICTED_GUEST);
1030 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_PAUSE_LOOP_EXIT);
1031 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_RDRAND_EXIT);
1032 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_INVPCID);
1033 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VMFUNC);
1034 }
1035
1036 LogRel(("HM: MSR_IA32_VMX_ENTRY_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_entry.u));
1037 val = pVM->hm.s.vmx.msr.vmx_entry.n.allowed1;
1038 zap = pVM->hm.s.vmx.msr.vmx_entry.n.disallowed0;
1039 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG);
1040 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_IA32E_MODE_GUEST);
1041 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM);
1042 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON);
1043 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR);
1044 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR);
1045 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR);
1046
1047 LogRel(("HM: MSR_IA32_VMX_EXIT_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_exit.u));
1048 val = pVM->hm.s.vmx.msr.vmx_exit.n.allowed1;
1049 zap = pVM->hm.s.vmx.msr.vmx_exit.n.disallowed0;
1050 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG);
1051 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_ADDR_SPACE_SIZE);
1052 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_PERF_MSR);
1053 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXT_INT);
1054 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR);
1055 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR);
1056 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR);
1057 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR);
1058 VMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER);
1059
1060 if (pVM->hm.s.vmx.msr.vmx_ept_vpid_caps)
1061 {
1062 val = pVM->hm.s.vmx.msr.vmx_ept_vpid_caps;
1063 LogRel(("HM: MSR_IA32_VMX_EPT_VPID_CAP = %RX64\n", val));
1064 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_RWX_X_ONLY);
1065 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_RWX_W_ONLY);
1066 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_RWX_WX_ONLY);
1067 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_21_BITS);
1068 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_30_BITS);
1069 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_39_BITS);
1070 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_48_BITS);
1071 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_57_BITS);
1072 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_UC);
1073 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WC);
1074 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WT);
1075 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WP);
1076 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WB);
1077 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_21_BITS);
1078 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_30_BITS);
1079 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_39_BITS);
1080 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_48_BITS);
1081 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVEPT);
1082 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVEPT_SINGLE_CONTEXT);
1083 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVEPT_ALL_CONTEXTS);
1084 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID);
1085 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_INDIV_ADDR);
1086 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_SINGLE_CONTEXT);
1087 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_ALL_CONTEXTS);
1088 VMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_SINGLE_CONTEXT_RETAIN_GLOBALS);
1089 }
1090
1091 LogRel(("HM: MSR_IA32_VMX_MISC = %RX64\n", pVM->hm.s.vmx.msr.vmx_misc));
1092 if (MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hm.s.vmx.msr.vmx_misc) == pVM->hm.s.vmx.cPreemptTimerShift)
1093 LogRel(("HM: MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT = %x\n", MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hm.s.vmx.msr.vmx_misc)));
1094 else
1095 LogRel(("HM: MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT = %x - erratum detected, using %x instead\n",
1096 MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hm.s.vmx.msr.vmx_misc), pVM->hm.s.vmx.cPreemptTimerShift));
1097
1098 LogRel(("HM: MSR_IA32_VMX_MISC_ACTIVITY_STATES = %x\n", MSR_IA32_VMX_MISC_ACTIVITY_STATES(pVM->hm.s.vmx.msr.vmx_misc)));
1099 LogRel(("HM: MSR_IA32_VMX_MISC_CR3_TARGET = %x\n", MSR_IA32_VMX_MISC_CR3_TARGET(pVM->hm.s.vmx.msr.vmx_misc)));
1100 LogRel(("HM: MSR_IA32_VMX_MISC_MAX_MSR = %x\n", MSR_IA32_VMX_MISC_MAX_MSR(pVM->hm.s.vmx.msr.vmx_misc)));
1101 LogRel(("HM: MSR_IA32_VMX_MISC_MSEG_ID = %x\n", MSR_IA32_VMX_MISC_MSEG_ID(pVM->hm.s.vmx.msr.vmx_misc)));
1102
1103 LogRel(("HM: MSR_IA32_VMX_CR0_FIXED0 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr0_fixed0));
1104 LogRel(("HM: MSR_IA32_VMX_CR0_FIXED1 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr0_fixed1));
1105 LogRel(("HM: MSR_IA32_VMX_CR4_FIXED0 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr4_fixed0));
1106 LogRel(("HM: MSR_IA32_VMX_CR4_FIXED1 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr4_fixed1));
1107 LogRel(("HM: MSR_IA32_VMX_VMCS_ENUM = %RX64\n", pVM->hm.s.vmx.msr.vmx_vmcs_enum));
1108
1109 LogRel(("HM: APIC-access page physaddr = %RHp\n", pVM->hm.s.vmx.HCPhysApicAccess));
1110
1111 /* Paranoia */
1112 AssertRelease(MSR_IA32_VMX_MISC_MAX_MSR(pVM->hm.s.vmx.msr.vmx_misc) >= 512);
1113
1114 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1115 {
1116 LogRel(("HM: VCPU%3d: MSR bitmap physaddr = %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysMsrBitmap));
1117 LogRel(("HM: VCPU%3d: VMCS physaddr = %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysVmcs));
1118 }
1119
1120 if (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
1121 pVM->hm.s.fNestedPaging = pVM->hm.s.fAllowNestedPaging;
1122
1123 if (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
1124 pVM->hm.s.vmx.fVpid = pVM->hm.s.vmx.fAllowVpid;
1125
1126 /*
1127 * Disallow RDTSCP in the guest if there is no secondary process-based VM execution controls as otherwise
1128 * RDTSCP would cause a #UD. There might be no CPUs out there where this happens, as RDTSCP was introduced
1129 * in Nehalems and secondary VM exec. controls should be supported in all of them, but nonetheless it's Intel...
1130 */
1131 if (!(pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
1132 && CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_RDTSCP))
1133 {
1134 CPUMClearGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_RDTSCP);
1135 LogRel(("HM: Disabled RDTSCP\n"));
1136 }
1137
1138 /* Unrestricted guest execution relies on EPT. */
1139 if ( pVM->hm.s.fNestedPaging
1140 && (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_UNRESTRICTED_GUEST))
1141 pVM->hm.s.vmx.fUnrestrictedGuest = true;
1142
1143 if (!pVM->hm.s.vmx.fUnrestrictedGuest)
1144 {
1145 /* Allocate three pages for the TSS we need for real mode emulation. (2 pages for the IO bitmap) */
1146 rc = PDMR3VmmDevHeapAlloc(pVM, HM_VTX_TOTAL_DEVHEAP_MEM, (RTR3PTR *)&pVM->hm.s.vmx.pRealModeTSS);
1147 if (RT_SUCCESS(rc))
1148 {
1149 /* The I/O bitmap starts right after the virtual interrupt redirection bitmap.
1150 Refer Intel spec. 20.3.3 "Software Interrupt Handling in Virtual-8086 mode"
1151 esp. Figure 20-5.*/
1152 ASMMemZero32(pVM->hm.s.vmx.pRealModeTSS, sizeof(*pVM->hm.s.vmx.pRealModeTSS));
1153 pVM->hm.s.vmx.pRealModeTSS->offIoBitmap = sizeof(*pVM->hm.s.vmx.pRealModeTSS);
1154
1155 /* Bit set to 0 means software interrupts are redirected to the
1156 8086 program interrupt handler rather than switching to
1157 protected-mode handler. */
1158 memset(pVM->hm.s.vmx.pRealModeTSS->IntRedirBitmap, 0, sizeof(pVM->hm.s.vmx.pRealModeTSS->IntRedirBitmap));
1159
1160 /* Allow all port IO, so that port IO instructions do not cause
1161 exceptions and would instead cause a VM-exit (based on VT-x's
1162 IO bitmap which we currently configure to always cause an exit). */
1163 memset(pVM->hm.s.vmx.pRealModeTSS + 1, 0, PAGE_SIZE * 2);
1164 *((unsigned char *)pVM->hm.s.vmx.pRealModeTSS + HM_VTX_TSS_SIZE - 2) = 0xff;
1165
1166 /*
1167 * Construct a 1024 element page directory with 4 MB pages for
1168 * the identity mapped page table used in real and protected mode
1169 * without paging with EPT.
1170 */
1171 pVM->hm.s.vmx.pNonPagingModeEPTPageTable = (PX86PD)((char *)pVM->hm.s.vmx.pRealModeTSS + PAGE_SIZE * 3);
1172 for (uint32_t i = 0; i < X86_PG_ENTRIES; i++)
1173 {
1174 pVM->hm.s.vmx.pNonPagingModeEPTPageTable->a[i].u = _4M * i;
1175 pVM->hm.s.vmx.pNonPagingModeEPTPageTable->a[i].u |= X86_PDE4M_P | X86_PDE4M_RW | X86_PDE4M_US
1176 | X86_PDE4M_A | X86_PDE4M_D | X86_PDE4M_PS
1177 | X86_PDE4M_G;
1178 }
1179
1180 /* We convert it here every time as pci regions could be reconfigured. */
1181 rc = PDMVmmDevHeapR3ToGCPhys(pVM, pVM->hm.s.vmx.pRealModeTSS, &GCPhys);
1182 AssertRCReturn(rc, rc);
1183 LogRel(("HM: Real Mode TSS guest physaddr = %RGp\n", GCPhys));
1184
1185 rc = PDMVmmDevHeapR3ToGCPhys(pVM, pVM->hm.s.vmx.pNonPagingModeEPTPageTable, &GCPhys);
1186 AssertRCReturn(rc, rc);
1187 LogRel(("HM: Non-Paging Mode EPT CR3 = %RGp\n", GCPhys));
1188 }
1189 else
1190 {
1191 /** @todo This cannot possibly work, there are other places which assumes
1192 * this allocation cannot fail (see HMR3CanExecuteGuest()). Make this
1193 * a failure case. */
1194 LogRel(("HM: No real mode VT-x support (PDMR3VMMDevHeapAlloc returned %Rrc)\n", rc));
1195 pVM->hm.s.vmx.pRealModeTSS = NULL;
1196 pVM->hm.s.vmx.pNonPagingModeEPTPageTable = NULL;
1197 }
1198 }
1199
1200 /*
1201 * Call ring-0 to set up the VM.
1202 */
1203 rc = SUPR3CallVMMR0Ex(pVM->pVMR0, 0 /*idCpu*/, VMMR0_DO_HM_SETUP_VM, 0, NULL);
1204 if (rc != VINF_SUCCESS)
1205 {
1206 AssertMsgFailed(("%Rrc\n", rc));
1207 LogRel(("HM: VMX setup failed with rc=%Rrc!\n", rc));
1208 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1209 LogRel(("HM: CPU[%ld] Last instruction error %x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32InstrError));
1210 return VMSetError(pVM, rc, RT_SRC_POS, "VT-x setup failed: %Rrc", rc);
1211 }
1212
1213 LogRel(("HM: VMX enabled!\n"));
1214 pVM->hm.s.vmx.fEnabled = true;
1215
1216 hmR3DisableRawMode(pVM); /** @todo make this go away! */
1217
1218 /*
1219 * Change the CPU features.
1220 */
1221 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
1222 if (pVM->hm.s.fAllow64BitGuests)
1223 {
1224 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE);
1225 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LONG_MODE);
1226 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SYSCALL); /* 64 bits only on Intel CPUs */
1227 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LAHF);
1228 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1229#if 0 /** @todo r=bird: This ain't making any sense whatsoever. */
1230#if RT_ARCH_X86
1231 if ( !CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE)
1232 || !(pVM->hm.s.vmx.hostEFER & MSR_K6_EFER_NXE))
1233 LogRel(("NX is only supported for 64-bit guests!\n"));
1234#endif
1235#endif
1236 }
1237 /* Turn on NXE if PAE has been enabled *and* the host has turned on NXE
1238 (we reuse the host EFER in the switcher). */
1239 /** @todo this needs to be fixed properly!! */
1240 else if ( CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE)
1241 && (pVM->hm.s.vmx.hostEFER & MSR_K6_EFER_NXE))
1242 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1243 else
1244 LogRel(("HM: NX not supported by the host\n"));
1245
1246 /*
1247 * Log configuration details.
1248 */
1249 LogRel((pVM->hm.s.fAllow64BitGuests
1250 ? "HM: 32-bit and 64-bit guests supported.\n"
1251 : "HM: 32-bit guests supported.\n"));
1252 if (pVM->hm.s.fNestedPaging)
1253 {
1254 LogRel(("HM: Nested paging enabled!\n"));
1255 LogRel(("HM: EPT root page = %RHp\n", PGMGetHyperCR3(VMMGetCpu(pVM))));
1256 if (pVM->hm.s.vmx.enmFlushEpt == VMX_FLUSH_EPT_SINGLE_CONTEXT)
1257 LogRel(("HM: EPT flush type = VMX_FLUSH_EPT_SINGLE_CONTEXT\n"));
1258 else if (pVM->hm.s.vmx.enmFlushEpt == VMX_FLUSH_EPT_ALL_CONTEXTS)
1259 LogRel(("HM: EPT flush type = VMX_FLUSH_EPT_ALL_CONTEXTS\n"));
1260 else if (pVM->hm.s.vmx.enmFlushEpt == VMX_FLUSH_EPT_NOT_SUPPORTED)
1261 LogRel(("HM: EPT flush type = VMX_FLUSH_EPT_NOT_SUPPORTED\n"));
1262 else
1263 LogRel(("HM: EPT flush type = %d\n", pVM->hm.s.vmx.enmFlushEpt));
1264
1265 if (pVM->hm.s.vmx.fUnrestrictedGuest)
1266 LogRel(("HM: Unrestricted guest execution enabled!\n"));
1267
1268#if HC_ARCH_BITS == 64
1269 if (pVM->hm.s.fLargePages)
1270 {
1271 /* Use large (2 MB) pages for our EPT PDEs where possible. */
1272 PGMSetLargePageUsage(pVM, true);
1273 LogRel(("HM: Large page support enabled!\n"));
1274 }
1275#endif
1276 }
1277 else
1278 Assert(!pVM->hm.s.vmx.fUnrestrictedGuest);
1279
1280 if (pVM->hm.s.vmx.fVpid)
1281 {
1282 LogRel(("HM: VPID enabled!\n"));
1283 if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_INDIV_ADDR)
1284 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_INDIV_ADDR\n"));
1285 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_SINGLE_CONTEXT)
1286 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_SINGLE_CONTEXT\n"));
1287 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_ALL_CONTEXTS)
1288 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_ALL_CONTEXTS\n"));
1289 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_SINGLE_CONTEXT_RETAIN_GLOBALS)
1290 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_SINGLE_CONTEXT_RETAIN_GLOBALS\n"));
1291 else
1292 LogRel(("HM: VPID flush type = %d\n", pVM->hm.s.vmx.enmFlushVpid));
1293 }
1294 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_NOT_SUPPORTED)
1295 LogRel(("HM: Ignoring VPID capabilities of CPU.\n"));
1296
1297 /*
1298 * TPR patching status logging.
1299 */
1300 if (pVM->hm.s.fTRPPatchingAllowed)
1301 {
1302 if ( (pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
1303 && (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC))
1304 {
1305 pVM->hm.s.fTRPPatchingAllowed = false; /* not necessary as we have a hardware solution. */
1306 LogRel(("HM: TPR Patching not required (VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC).\n"));
1307 }
1308 else
1309 {
1310 uint32_t u32Eax, u32Dummy;
1311
1312 /* TPR patching needs access to the MSR_K8_LSTAR msr. */
1313 ASMCpuId(0x80000000, &u32Eax, &u32Dummy, &u32Dummy, &u32Dummy);
1314 if ( u32Eax < 0x80000001
1315 || !(ASMCpuId_EDX(0x80000001) & X86_CPUID_EXT_FEATURE_EDX_LONG_MODE))
1316 {
1317 pVM->hm.s.fTRPPatchingAllowed = false;
1318 LogRel(("HM: TPR patching disabled (long mode not supported).\n"));
1319 }
1320 }
1321 }
1322 LogRel(("HM: TPR Patching %s.\n", (pVM->hm.s.fTRPPatchingAllowed) ? "enabled" : "disabled"));
1323
1324 /*
1325 * Check for preemption timer config override and log the state of it.
1326 */
1327 if (pVM->hm.s.vmx.fUsePreemptTimer)
1328 {
1329 PCFGMNODE pCfgHm = CFGMR3GetChild(CFGMR3GetRoot(pVM), "HM");
1330 rc = CFGMR3QueryBoolDef(pCfgHm, "UsePreemptTimer", &pVM->hm.s.vmx.fUsePreemptTimer, true);
1331 AssertLogRelRCReturn(rc, rc);
1332 }
1333 if (pVM->hm.s.vmx.fUsePreemptTimer)
1334 LogRel(("HM: Using the VMX-preemption timer (cPreemptTimerShift=%u)\n", pVM->hm.s.vmx.cPreemptTimerShift));
1335
1336 return VINF_SUCCESS;
1337}
1338
1339
1340/**
1341 * Finish AMD-V initialization (after ring-0 init).
1342 *
1343 * @returns VBox status code.
1344 * @param pVM The cross context VM structure.
1345 */
1346static int hmR3InitFinalizeR0Amd(PVM pVM)
1347{
1348 Log(("pVM->hm.s.svm.fSupported = %d\n", pVM->hm.s.svm.fSupported));
1349
1350 /* Erratum 170 which requires a forced TLB flush for each world switch:
1351 * See http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
1352 *
1353 * All BH-G1/2 and DH-G1/2 models include a fix:
1354 * Athlon X2: 0x6b 1/2
1355 * 0x68 1/2
1356 * Athlon 64: 0x7f 1
1357 * 0x6f 2
1358 * Sempron: 0x7f 1/2
1359 * 0x6f 2
1360 * 0x6c 2
1361 * 0x7c 2
1362 * Turion 64: 0x68 2
1363 *
1364 */
1365 uint32_t u32Dummy;
1366 uint32_t u32Version, u32Family, u32Model, u32Stepping, u32BaseFamily;
1367 ASMCpuId(1, &u32Version, &u32Dummy, &u32Dummy, &u32Dummy);
1368 u32BaseFamily= (u32Version >> 8) & 0xf;
1369 u32Family = u32BaseFamily + (u32BaseFamily == 0xf ? ((u32Version >> 20) & 0x7f) : 0);
1370 u32Model = ((u32Version >> 4) & 0xf);
1371 u32Model = u32Model | ((u32BaseFamily == 0xf ? (u32Version >> 16) & 0x0f : 0) << 4);
1372 u32Stepping = u32Version & 0xf;
1373 if ( u32Family == 0xf
1374 && !((u32Model == 0x68 || u32Model == 0x6b || u32Model == 0x7f) && u32Stepping >= 1)
1375 && !((u32Model == 0x6f || u32Model == 0x6c || u32Model == 0x7c) && u32Stepping >= 2))
1376 {
1377 LogRel(("HM: AMD cpu with erratum 170 family %x model %x stepping %x\n", u32Family, u32Model, u32Stepping));
1378 }
1379
1380 LogRel(("HM: cpuid 0x80000001.u32AMDFeatureECX = %RX32\n", pVM->hm.s.cpuid.u32AMDFeatureECX));
1381 LogRel(("HM: cpuid 0x80000001.u32AMDFeatureEDX = %RX32\n", pVM->hm.s.cpuid.u32AMDFeatureEDX));
1382 LogRel(("HM: AMD HWCR MSR = %RX64\n", pVM->hm.s.svm.msrHwcr));
1383 LogRel(("HM: AMD-V revision = %X\n", pVM->hm.s.svm.u32Rev));
1384 LogRel(("HM: AMD-V max ASID = %d\n", pVM->hm.s.uMaxAsid));
1385 LogRel(("HM: AMD-V features = %X\n", pVM->hm.s.svm.u32Features));
1386
1387 static const struct { uint32_t fFlag; const char *pszName; } s_aSvmFeatures[] =
1388 {
1389#define FLAG_NAME(a_Define) { a_Define, #a_Define }
1390 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING),
1391 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_LBR_VIRT),
1392 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_SVM_LOCK),
1393 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_NRIP_SAVE),
1394 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_TSC_RATE_MSR),
1395 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_VMCB_CLEAN),
1396 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_FLUSH_BY_ASID),
1397 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_DECODE_ASSIST),
1398 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_SSE_3_5_DISABLE),
1399 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER),
1400 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER),
1401#undef FLAG_NAME
1402 };
1403 uint32_t fSvmFeatures = pVM->hm.s.svm.u32Features;
1404 for (unsigned i = 0; i < RT_ELEMENTS(s_aSvmFeatures); i++)
1405 if (fSvmFeatures & s_aSvmFeatures[i].fFlag)
1406 {
1407 LogRel(("HM: %s\n", s_aSvmFeatures[i].pszName));
1408 fSvmFeatures &= ~s_aSvmFeatures[i].fFlag;
1409 }
1410 if (fSvmFeatures)
1411 for (unsigned iBit = 0; iBit < 32; iBit++)
1412 if (RT_BIT_32(iBit) & fSvmFeatures)
1413 LogRel(("HM: Reserved bit %u\n", iBit));
1414
1415 /*
1416 * Adjust feature(s).
1417 */
1418 if (pVM->hm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING)
1419 pVM->hm.s.fNestedPaging = pVM->hm.s.fAllowNestedPaging;
1420
1421 /*
1422 * Call ring-0 to set up the VM.
1423 */
1424 int rc = SUPR3CallVMMR0Ex(pVM->pVMR0, 0 /*idCpu*/, VMMR0_DO_HM_SETUP_VM, 0, NULL);
1425 if (rc != VINF_SUCCESS)
1426 {
1427 AssertMsgFailed(("%Rrc\n", rc));
1428 LogRel(("HM: AMD-V setup failed with rc=%Rrc!\n", rc));
1429 return VMSetError(pVM, rc, RT_SRC_POS, "AMD-V setup failed: %Rrc", rc);
1430 }
1431
1432 LogRel(("HM: AMD-V enabled!\n"));
1433 pVM->hm.s.svm.fEnabled = true;
1434
1435 if (pVM->hm.s.fNestedPaging)
1436 {
1437 LogRel(("HM: Enabled nested paging!\n"));
1438
1439 /*
1440 * Enable large pages (2 MB) if applicable.
1441 */
1442#if HC_ARCH_BITS == 64
1443 if (pVM->hm.s.fLargePages)
1444 {
1445 PGMSetLargePageUsage(pVM, true);
1446 LogRel(("HM: Large page support enabled!\n"));
1447 }
1448#endif
1449 }
1450
1451 hmR3DisableRawMode(pVM);
1452
1453 /*
1454 * Change the CPU features.
1455 */
1456 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
1457 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SYSCALL);
1458 if (pVM->hm.s.fAllow64BitGuests)
1459 {
1460 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE);
1461 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LONG_MODE);
1462 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1463 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LAHF);
1464 }
1465 /* Turn on NXE if PAE has been enabled. */
1466 else if (CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE))
1467 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1468
1469
1470 LogRel((pVM->hm.s.fAllow64BitGuests
1471 ? "HM: 32-bit and 64-bit guest supported.\n"
1472 : "HM: 32-bit guest supported.\n"));
1473 LogRel(("HM: TPR Patching %s.\n", (pVM->hm.s.fTRPPatchingAllowed) ? "enabled" : "disabled"));
1474
1475 return VINF_SUCCESS;
1476}
1477
1478
1479/**
1480 * Applies relocations to data and code managed by this
1481 * component. This function will be called at init and
1482 * whenever the VMM need to relocate it self inside the GC.
1483 *
1484 * @param pVM The VM.
1485 */
1486VMMR3_INT_DECL(void) HMR3Relocate(PVM pVM)
1487{
1488 Log(("HMR3Relocate to %RGv\n", MMHyperGetArea(pVM, 0)));
1489
1490 /* Fetch the current paging mode during the relocate callback during state loading. */
1491 if (VMR3GetState(pVM) == VMSTATE_LOADING)
1492 {
1493 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1494 {
1495 PVMCPU pVCpu = &pVM->aCpus[i];
1496
1497 pVCpu->hm.s.enmShadowMode = PGMGetShadowMode(pVCpu);
1498 Assert(pVCpu->hm.s.vmx.enmCurrGuestMode == PGMGetGuestMode(pVCpu));
1499 pVCpu->hm.s.vmx.enmCurrGuestMode = PGMGetGuestMode(pVCpu);
1500 }
1501 }
1502#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
1503 if (HMIsEnabled(pVM))
1504 {
1505 int rc;
1506 switch (PGMGetHostMode(pVM))
1507 {
1508 case PGMMODE_32_BIT:
1509 pVM->hm.s.pfnHost32ToGuest64R0 = VMMR3GetHostToGuestSwitcher(pVM, VMMSWITCHER_32_TO_AMD64);
1510 break;
1511
1512 case PGMMODE_PAE:
1513 case PGMMODE_PAE_NX:
1514 pVM->hm.s.pfnHost32ToGuest64R0 = VMMR3GetHostToGuestSwitcher(pVM, VMMSWITCHER_PAE_TO_AMD64);
1515 break;
1516
1517 default:
1518 AssertFailed();
1519 break;
1520 }
1521 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "VMXGCStartVM64", &pVM->hm.s.pfnVMXGCStartVM64);
1522 AssertReleaseMsgRC(rc, ("VMXGCStartVM64 -> rc=%Rrc\n", rc));
1523
1524 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "SVMGCVMRun64", &pVM->hm.s.pfnSVMGCVMRun64);
1525 AssertReleaseMsgRC(rc, ("SVMGCVMRun64 -> rc=%Rrc\n", rc));
1526
1527 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "HMSaveGuestFPU64", &pVM->hm.s.pfnSaveGuestFPU64);
1528 AssertReleaseMsgRC(rc, ("HMSetupFPU64 -> rc=%Rrc\n", rc));
1529
1530 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "HMSaveGuestDebug64", &pVM->hm.s.pfnSaveGuestDebug64);
1531 AssertReleaseMsgRC(rc, ("HMSetupDebug64 -> rc=%Rrc\n", rc));
1532
1533# ifdef DEBUG
1534 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "HMTestSwitcher64", &pVM->hm.s.pfnTest64);
1535 AssertReleaseMsgRC(rc, ("HMTestSwitcher64 -> rc=%Rrc\n", rc));
1536# endif
1537 }
1538#endif
1539 return;
1540}
1541
1542
1543/**
1544 * Notification callback which is called whenever there is a chance that a CR3
1545 * value might have changed.
1546 *
1547 * This is called by PGM.
1548 *
1549 * @param pVM Pointer to the VM.
1550 * @param pVCpu Pointer to the VMCPU.
1551 * @param enmShadowMode New shadow paging mode.
1552 * @param enmGuestMode New guest paging mode.
1553 */
1554VMMR3_INT_DECL(void) HMR3PagingModeChanged(PVM pVM, PVMCPU pVCpu, PGMMODE enmShadowMode, PGMMODE enmGuestMode)
1555{
1556 /* Ignore page mode changes during state loading. */
1557 if (VMR3GetState(pVCpu->pVMR3) == VMSTATE_LOADING)
1558 return;
1559
1560 pVCpu->hm.s.enmShadowMode = enmShadowMode;
1561
1562#ifdef VBOX_WITH_OLD_VTX_CODE
1563 if ( pVM->hm.s.vmx.fEnabled
1564 && HMIsEnabled(pVM))
1565 {
1566 if ( pVCpu->hm.s.vmx.enmLastSeenGuestMode == PGMMODE_REAL
1567 && enmGuestMode >= PGMMODE_PROTECTED)
1568 {
1569 PCPUMCTX pCtx;
1570
1571 pCtx = CPUMQueryGuestCtxPtr(pVCpu);
1572
1573 /* After a real mode switch to protected mode we must force
1574 CPL to 0. Our real mode emulation had to set it to 3. */
1575 pCtx->ss.Attr.n.u2Dpl = 0;
1576 }
1577 }
1578#endif
1579
1580 if (pVCpu->hm.s.vmx.enmCurrGuestMode != enmGuestMode)
1581 {
1582 /* Keep track of paging mode changes. */
1583 pVCpu->hm.s.vmx.enmPrevGuestMode = pVCpu->hm.s.vmx.enmCurrGuestMode;
1584 pVCpu->hm.s.vmx.enmCurrGuestMode = enmGuestMode;
1585
1586 /* Did we miss a change, because all code was executed in the recompiler? */
1587 if (pVCpu->hm.s.vmx.enmLastSeenGuestMode == enmGuestMode)
1588 {
1589 Log(("HMR3PagingModeChanged missed %s->%s transition (prev %s)\n", PGMGetModeName(pVCpu->hm.s.vmx.enmPrevGuestMode),
1590 PGMGetModeName(pVCpu->hm.s.vmx.enmCurrGuestMode), PGMGetModeName(pVCpu->hm.s.vmx.enmLastSeenGuestMode)));
1591 pVCpu->hm.s.vmx.enmLastSeenGuestMode = pVCpu->hm.s.vmx.enmPrevGuestMode;
1592 }
1593 }
1594
1595 /** @todo r=ramshankar: Why do we need to do this? Most likely
1596 * VBOX_WITH_OLD_VTX_CODE only. */
1597 /* Reset the contents of the read cache. */
1598 PVMCSCACHE pCache = &pVCpu->hm.s.vmx.VMCSCache;
1599 for (unsigned j = 0; j < pCache->Read.cValidEntries; j++)
1600 pCache->Read.aFieldVal[j] = 0;
1601}
1602
1603
1604/**
1605 * Terminates the HM.
1606 *
1607 * Termination means cleaning up and freeing all resources,
1608 * the VM itself is, at this point, powered off or suspended.
1609 *
1610 * @returns VBox status code.
1611 * @param pVM Pointer to the VM.
1612 */
1613VMMR3_INT_DECL(int) HMR3Term(PVM pVM)
1614{
1615 if (pVM->hm.s.vmx.pRealModeTSS)
1616 {
1617 PDMR3VmmDevHeapFree(pVM, pVM->hm.s.vmx.pRealModeTSS);
1618 pVM->hm.s.vmx.pRealModeTSS = 0;
1619 }
1620 hmR3TermCPU(pVM);
1621 return 0;
1622}
1623
1624
1625/**
1626 * Terminates the per-VCPU HM.
1627 *
1628 * @returns VBox status code.
1629 * @param pVM Pointer to the VM.
1630 */
1631static int hmR3TermCPU(PVM pVM)
1632{
1633 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1634 {
1635 PVMCPU pVCpu = &pVM->aCpus[i]; NOREF(pVCpu);
1636
1637#ifdef VBOX_WITH_STATISTICS
1638 if (pVCpu->hm.s.paStatExitReason)
1639 {
1640 MMHyperFree(pVM, pVCpu->hm.s.paStatExitReason);
1641 pVCpu->hm.s.paStatExitReason = NULL;
1642 pVCpu->hm.s.paStatExitReasonR0 = NIL_RTR0PTR;
1643 }
1644 if (pVCpu->hm.s.paStatInjectedIrqs)
1645 {
1646 MMHyperFree(pVM, pVCpu->hm.s.paStatInjectedIrqs);
1647 pVCpu->hm.s.paStatInjectedIrqs = NULL;
1648 pVCpu->hm.s.paStatInjectedIrqsR0 = NIL_RTR0PTR;
1649 }
1650#endif
1651
1652#ifdef VBOX_WITH_CRASHDUMP_MAGIC
1653 memset(pVCpu->hm.s.vmx.VMCSCache.aMagic, 0, sizeof(pVCpu->hm.s.vmx.VMCSCache.aMagic));
1654 pVCpu->hm.s.vmx.VMCSCache.uMagic = 0;
1655 pVCpu->hm.s.vmx.VMCSCache.uPos = 0xffffffff;
1656#endif
1657 }
1658 return 0;
1659}
1660
1661
1662/**
1663 * Resets a virtual CPU.
1664 *
1665 * Used by HMR3Reset and CPU hot plugging.
1666 *
1667 * @param pVCpu The CPU to reset.
1668 */
1669VMMR3_INT_DECL(void) HMR3ResetCpu(PVMCPU pVCpu)
1670{
1671 /* On first entry we'll sync everything. */
1672 pVCpu->hm.s.fContextUseFlags = HM_CHANGED_ALL;
1673
1674 pVCpu->hm.s.vmx.cr0_mask = 0;
1675 pVCpu->hm.s.vmx.cr4_mask = 0;
1676
1677 pVCpu->hm.s.fActive = false;
1678 pVCpu->hm.s.Event.fPending = false;
1679
1680 /* Reset state information for real-mode emulation in VT-x. */
1681 pVCpu->hm.s.vmx.enmLastSeenGuestMode = PGMMODE_REAL;
1682 pVCpu->hm.s.vmx.enmPrevGuestMode = PGMMODE_REAL;
1683 pVCpu->hm.s.vmx.enmCurrGuestMode = PGMMODE_REAL;
1684
1685 /* Reset the contents of the read cache. */
1686 PVMCSCACHE pCache = &pVCpu->hm.s.vmx.VMCSCache;
1687 for (unsigned j = 0; j < pCache->Read.cValidEntries; j++)
1688 pCache->Read.aFieldVal[j] = 0;
1689
1690#ifdef VBOX_WITH_CRASHDUMP_MAGIC
1691 /* Magic marker for searching in crash dumps. */
1692 strcpy((char *)pCache->aMagic, "VMCSCACHE Magic");
1693 pCache->uMagic = UINT64_C(0xDEADBEEFDEADBEEF);
1694#endif
1695}
1696
1697
1698/**
1699 * The VM is being reset.
1700 *
1701 * For the HM component this means that any GDT/LDT/TSS monitors
1702 * needs to be removed.
1703 *
1704 * @param pVM Pointer to the VM.
1705 */
1706VMMR3_INT_DECL(void) HMR3Reset(PVM pVM)
1707{
1708 LogFlow(("HMR3Reset:\n"));
1709
1710 if (HMIsEnabled(pVM))
1711 hmR3DisableRawMode(pVM);
1712
1713 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1714 {
1715 PVMCPU pVCpu = &pVM->aCpus[i];
1716
1717 HMR3ResetCpu(pVCpu);
1718 }
1719
1720 /* Clear all patch information. */
1721 pVM->hm.s.pGuestPatchMem = 0;
1722 pVM->hm.s.pFreeGuestPatchMem = 0;
1723 pVM->hm.s.cbGuestPatchMem = 0;
1724 pVM->hm.s.cPatches = 0;
1725 pVM->hm.s.PatchTree = 0;
1726 pVM->hm.s.fTPRPatchingActive = false;
1727 ASMMemZero32(pVM->hm.s.aPatches, sizeof(pVM->hm.s.aPatches));
1728}
1729
1730
1731/**
1732 * Callback to patch a TPR instruction (vmmcall or mov cr8).
1733 *
1734 * @returns VBox strict status code.
1735 * @param pVM Pointer to the VM.
1736 * @param pVCpu The VMCPU for the EMT we're being called on.
1737 * @param pvUser Unused.
1738 */
1739DECLCALLBACK(VBOXSTRICTRC) hmR3RemovePatches(PVM pVM, PVMCPU pVCpu, void *pvUser)
1740{
1741 VMCPUID idCpu = (VMCPUID)(uintptr_t)pvUser;
1742
1743 /* Only execute the handler on the VCPU the original patch request was issued. */
1744 if (pVCpu->idCpu != idCpu)
1745 return VINF_SUCCESS;
1746
1747 Log(("hmR3RemovePatches\n"));
1748 for (unsigned i = 0; i < pVM->hm.s.cPatches; i++)
1749 {
1750 uint8_t abInstr[15];
1751 PHMTPRPATCH pPatch = &pVM->hm.s.aPatches[i];
1752 RTGCPTR pInstrGC = (RTGCPTR)pPatch->Core.Key;
1753 int rc;
1754
1755#ifdef LOG_ENABLED
1756 char szOutput[256];
1757
1758 rc = DBGFR3DisasInstrEx(pVM->pUVM, pVCpu->idCpu, CPUMGetGuestCS(pVCpu), pInstrGC, DBGF_DISAS_FLAGS_DEFAULT_MODE,
1759 szOutput, sizeof(szOutput), NULL);
1760 if (RT_SUCCESS(rc))
1761 Log(("Patched instr: %s\n", szOutput));
1762#endif
1763
1764 /* Check if the instruction is still the same. */
1765 rc = PGMPhysSimpleReadGCPtr(pVCpu, abInstr, pInstrGC, pPatch->cbNewOp);
1766 if (rc != VINF_SUCCESS)
1767 {
1768 Log(("Patched code removed? (rc=%Rrc0\n", rc));
1769 continue; /* swapped out or otherwise removed; skip it. */
1770 }
1771
1772 if (memcmp(abInstr, pPatch->aNewOpcode, pPatch->cbNewOp))
1773 {
1774 Log(("Patched instruction was changed! (rc=%Rrc0\n", rc));
1775 continue; /* skip it. */
1776 }
1777
1778 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pInstrGC, pPatch->aOpcode, pPatch->cbOp);
1779 AssertRC(rc);
1780
1781#ifdef LOG_ENABLED
1782 rc = DBGFR3DisasInstrEx(pVM->pUVM, pVCpu->idCpu, CPUMGetGuestCS(pVCpu), pInstrGC, DBGF_DISAS_FLAGS_DEFAULT_MODE,
1783 szOutput, sizeof(szOutput), NULL);
1784 if (RT_SUCCESS(rc))
1785 Log(("Original instr: %s\n", szOutput));
1786#endif
1787 }
1788 pVM->hm.s.cPatches = 0;
1789 pVM->hm.s.PatchTree = 0;
1790 pVM->hm.s.pFreeGuestPatchMem = pVM->hm.s.pGuestPatchMem;
1791 pVM->hm.s.fTPRPatchingActive = false;
1792 return VINF_SUCCESS;
1793}
1794
1795
1796/**
1797 * Worker for enabling patching in a VT-x/AMD-V guest.
1798 *
1799 * @returns VBox status code.
1800 * @param pVM Pointer to the VM.
1801 * @param idCpu VCPU to execute hmR3RemovePatches on.
1802 * @param pPatchMem Patch memory range.
1803 * @param cbPatchMem Size of the memory range.
1804 */
1805static int hmR3EnablePatching(PVM pVM, VMCPUID idCpu, RTRCPTR pPatchMem, unsigned cbPatchMem)
1806{
1807 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, hmR3RemovePatches, (void *)(uintptr_t)idCpu);
1808 AssertRC(rc);
1809
1810 pVM->hm.s.pGuestPatchMem = pPatchMem;
1811 pVM->hm.s.pFreeGuestPatchMem = pPatchMem;
1812 pVM->hm.s.cbGuestPatchMem = cbPatchMem;
1813 return VINF_SUCCESS;
1814}
1815
1816
1817/**
1818 * Enable patching in a VT-x/AMD-V guest
1819 *
1820 * @returns VBox status code.
1821 * @param pVM Pointer to the VM.
1822 * @param pPatchMem Patch memory range.
1823 * @param cbPatchMem Size of the memory range.
1824 */
1825VMMR3_INT_DECL(int) HMR3EnablePatching(PVM pVM, RTGCPTR pPatchMem, unsigned cbPatchMem)
1826{
1827 VM_ASSERT_EMT(pVM);
1828 Log(("HMR3EnablePatching %RGv size %x\n", pPatchMem, cbPatchMem));
1829 if (pVM->cCpus > 1)
1830 {
1831 /* We own the IOM lock here and could cause a deadlock by waiting for a VCPU that is blocking on the IOM lock. */
1832 int rc = VMR3ReqCallNoWait(pVM, VMCPUID_ANY_QUEUE,
1833 (PFNRT)hmR3EnablePatching, 4, pVM, VMMGetCpuId(pVM), (RTRCPTR)pPatchMem, cbPatchMem);
1834 AssertRC(rc);
1835 return rc;
1836 }
1837 return hmR3EnablePatching(pVM, VMMGetCpuId(pVM), (RTRCPTR)pPatchMem, cbPatchMem);
1838}
1839
1840
1841/**
1842 * Disable patching in a VT-x/AMD-V guest.
1843 *
1844 * @returns VBox status code.
1845 * @param pVM Pointer to the VM.
1846 * @param pPatchMem Patch memory range.
1847 * @param cbPatchMem Size of the memory range.
1848 */
1849VMMR3_INT_DECL(int) HMR3DisablePatching(PVM pVM, RTGCPTR pPatchMem, unsigned cbPatchMem)
1850{
1851 Log(("HMR3DisablePatching %RGv size %x\n", pPatchMem, cbPatchMem));
1852
1853 Assert(pVM->hm.s.pGuestPatchMem == pPatchMem);
1854 Assert(pVM->hm.s.cbGuestPatchMem == cbPatchMem);
1855
1856 /* @todo Potential deadlock when other VCPUs are waiting on the IOM lock (we own it)!! */
1857 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, hmR3RemovePatches,
1858 (void *)(uintptr_t)VMMGetCpuId(pVM));
1859 AssertRC(rc);
1860
1861 pVM->hm.s.pGuestPatchMem = 0;
1862 pVM->hm.s.pFreeGuestPatchMem = 0;
1863 pVM->hm.s.cbGuestPatchMem = 0;
1864 pVM->hm.s.fTPRPatchingActive = false;
1865 return VINF_SUCCESS;
1866}
1867
1868
1869/**
1870 * Callback to patch a TPR instruction (vmmcall or mov cr8).
1871 *
1872 * @returns VBox strict status code.
1873 * @param pVM Pointer to the VM.
1874 * @param pVCpu The VMCPU for the EMT we're being called on.
1875 * @param pvUser User specified CPU context.
1876 *
1877 */
1878DECLCALLBACK(VBOXSTRICTRC) hmR3ReplaceTprInstr(PVM pVM, PVMCPU pVCpu, void *pvUser)
1879{
1880 /*
1881 * Only execute the handler on the VCPU the original patch request was
1882 * issued. (The other CPU(s) might not yet have switched to protected
1883 * mode, nor have the correct memory context.)
1884 */
1885 VMCPUID idCpu = (VMCPUID)(uintptr_t)pvUser;
1886 if (pVCpu->idCpu != idCpu)
1887 return VINF_SUCCESS;
1888
1889 /*
1890 * We're racing other VCPUs here, so don't try patch the instruction twice
1891 * and make sure there is still room for our patch record.
1892 */
1893 PCPUMCTX pCtx = CPUMQueryGuestCtxPtr(pVCpu);
1894 PHMTPRPATCH pPatch = (PHMTPRPATCH)RTAvloU32Get(&pVM->hm.s.PatchTree, (AVLOU32KEY)pCtx->eip);
1895 if (pPatch)
1896 {
1897 Log(("hmR3ReplaceTprInstr: already patched %RGv\n", pCtx->rip));
1898 return VINF_SUCCESS;
1899 }
1900 uint32_t const idx = pVM->hm.s.cPatches;
1901 if (idx >= RT_ELEMENTS(pVM->hm.s.aPatches))
1902 {
1903 Log(("hmR3ReplaceTprInstr: no available patch slots (%RGv)\n", pCtx->rip));
1904 return VINF_SUCCESS;
1905 }
1906 pPatch = &pVM->hm.s.aPatches[idx];
1907
1908 Log(("hmR3ReplaceTprInstr: rip=%RGv idxPatch=%u\n", pCtx->rip, idx));
1909
1910 /*
1911 * Disassembler the instruction and get cracking.
1912 */
1913 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "hmR3ReplaceTprInstr");
1914 PDISCPUSTATE pDis = &pVCpu->hm.s.DisState;
1915 uint32_t cbOp;
1916 int rc = EMInterpretDisasCurrent(pVM, pVCpu, pDis, &cbOp);
1917 AssertRC(rc);
1918 if ( rc == VINF_SUCCESS
1919 && pDis->pCurInstr->uOpcode == OP_MOV
1920 && cbOp >= 3)
1921 {
1922 static uint8_t const s_abVMMCall[3] = { 0x0f, 0x01, 0xd9 };
1923
1924 rc = PGMPhysSimpleReadGCPtr(pVCpu, pPatch->aOpcode, pCtx->rip, cbOp);
1925 AssertRC(rc);
1926
1927 pPatch->cbOp = cbOp;
1928
1929 if (pDis->Param1.fUse == DISUSE_DISPLACEMENT32)
1930 {
1931 /* write. */
1932 if (pDis->Param2.fUse == DISUSE_REG_GEN32)
1933 {
1934 pPatch->enmType = HMTPRINSTR_WRITE_REG;
1935 pPatch->uSrcOperand = pDis->Param2.Base.idxGenReg;
1936 Log(("hmR3ReplaceTprInstr: HMTPRINSTR_WRITE_REG %u\n", pDis->Param2.Base.idxGenReg));
1937 }
1938 else
1939 {
1940 Assert(pDis->Param2.fUse == DISUSE_IMMEDIATE32);
1941 pPatch->enmType = HMTPRINSTR_WRITE_IMM;
1942 pPatch->uSrcOperand = pDis->Param2.uValue;
1943 Log(("hmR3ReplaceTprInstr: HMTPRINSTR_WRITE_IMM %#llx\n", pDis->Param2.uValue));
1944 }
1945 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->rip, s_abVMMCall, sizeof(s_abVMMCall));
1946 AssertRC(rc);
1947
1948 memcpy(pPatch->aNewOpcode, s_abVMMCall, sizeof(s_abVMMCall));
1949 pPatch->cbNewOp = sizeof(s_abVMMCall);
1950 }
1951 else
1952 {
1953 /*
1954 * TPR Read.
1955 *
1956 * Found:
1957 * mov eax, dword [fffe0080] (5 bytes)
1958 * Check if next instruction is:
1959 * shr eax, 4
1960 */
1961 Assert(pDis->Param1.fUse == DISUSE_REG_GEN32);
1962
1963 uint8_t const idxMmioReg = pDis->Param1.Base.idxGenReg;
1964 uint8_t const cbOpMmio = cbOp;
1965 uint64_t const uSavedRip = pCtx->rip;
1966
1967 pCtx->rip += cbOp;
1968 rc = EMInterpretDisasCurrent(pVM, pVCpu, pDis, &cbOp);
1969 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "Following read");
1970 pCtx->rip = uSavedRip;
1971
1972 if ( rc == VINF_SUCCESS
1973 && pDis->pCurInstr->uOpcode == OP_SHR
1974 && pDis->Param1.fUse == DISUSE_REG_GEN32
1975 && pDis->Param1.Base.idxGenReg == idxMmioReg
1976 && pDis->Param2.fUse == DISUSE_IMMEDIATE8
1977 && pDis->Param2.uValue == 4
1978 && cbOpMmio + cbOp < sizeof(pVM->hm.s.aPatches[idx].aOpcode))
1979 {
1980 uint8_t abInstr[15];
1981
1982 /* Replacing two instructions now. */
1983 rc = PGMPhysSimpleReadGCPtr(pVCpu, &pPatch->aOpcode, pCtx->rip, cbOpMmio + cbOp);
1984 AssertRC(rc);
1985
1986 pPatch->cbOp = cbOpMmio + cbOp;
1987
1988 /* 0xF0, 0x0F, 0x20, 0xC0 = mov eax, cr8 */
1989 abInstr[0] = 0xF0;
1990 abInstr[1] = 0x0F;
1991 abInstr[2] = 0x20;
1992 abInstr[3] = 0xC0 | pDis->Param1.Base.idxGenReg;
1993 for (unsigned i = 4; i < pPatch->cbOp; i++)
1994 abInstr[i] = 0x90; /* nop */
1995
1996 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->rip, abInstr, pPatch->cbOp);
1997 AssertRC(rc);
1998
1999 memcpy(pPatch->aNewOpcode, abInstr, pPatch->cbOp);
2000 pPatch->cbNewOp = pPatch->cbOp;
2001
2002 Log(("Acceptable read/shr candidate!\n"));
2003 pPatch->enmType = HMTPRINSTR_READ_SHR4;
2004 }
2005 else
2006 {
2007 pPatch->enmType = HMTPRINSTR_READ;
2008 pPatch->uDstOperand = idxMmioReg;
2009
2010 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->rip, s_abVMMCall, sizeof(s_abVMMCall));
2011 AssertRC(rc);
2012
2013 memcpy(pPatch->aNewOpcode, s_abVMMCall, sizeof(s_abVMMCall));
2014 pPatch->cbNewOp = sizeof(s_abVMMCall);
2015 Log(("hmR3ReplaceTprInstr: HMTPRINSTR_READ %u\n", pPatch->uDstOperand));
2016 }
2017 }
2018
2019 pPatch->Core.Key = pCtx->eip;
2020 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2021 AssertRC(rc);
2022
2023 pVM->hm.s.cPatches++;
2024 STAM_COUNTER_INC(&pVM->hm.s.StatTprReplaceSuccess);
2025 return VINF_SUCCESS;
2026 }
2027
2028 /*
2029 * Save invalid patch, so we will not try again.
2030 */
2031 Log(("hmR3ReplaceTprInstr: Failed to patch instr!\n"));
2032 pPatch->Core.Key = pCtx->eip;
2033 pPatch->enmType = HMTPRINSTR_INVALID;
2034 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2035 AssertRC(rc);
2036 pVM->hm.s.cPatches++;
2037 STAM_COUNTER_INC(&pVM->hm.s.StatTprReplaceFailure);
2038 return VINF_SUCCESS;
2039}
2040
2041
2042/**
2043 * Callback to patch a TPR instruction (jump to generated code).
2044 *
2045 * @returns VBox strict status code.
2046 * @param pVM Pointer to the VM.
2047 * @param pVCpu The VMCPU for the EMT we're being called on.
2048 * @param pvUser User specified CPU context.
2049 *
2050 */
2051DECLCALLBACK(VBOXSTRICTRC) hmR3PatchTprInstr(PVM pVM, PVMCPU pVCpu, void *pvUser)
2052{
2053 /*
2054 * Only execute the handler on the VCPU the original patch request was
2055 * issued. (The other CPU(s) might not yet have switched to protected
2056 * mode, nor have the correct memory context.)
2057 */
2058 VMCPUID idCpu = (VMCPUID)(uintptr_t)pvUser;
2059 if (pVCpu->idCpu != idCpu)
2060 return VINF_SUCCESS;
2061
2062 /*
2063 * We're racing other VCPUs here, so don't try patch the instruction twice
2064 * and make sure there is still room for our patch record.
2065 */
2066 PCPUMCTX pCtx = CPUMQueryGuestCtxPtr(pVCpu);
2067 PHMTPRPATCH pPatch = (PHMTPRPATCH)RTAvloU32Get(&pVM->hm.s.PatchTree, (AVLOU32KEY)pCtx->eip);
2068 if (pPatch)
2069 {
2070 Log(("hmR3PatchTprInstr: already patched %RGv\n", pCtx->rip));
2071 return VINF_SUCCESS;
2072 }
2073 uint32_t const idx = pVM->hm.s.cPatches;
2074 if (idx >= RT_ELEMENTS(pVM->hm.s.aPatches))
2075 {
2076 Log(("hmR3PatchTprInstr: no available patch slots (%RGv)\n", pCtx->rip));
2077 return VINF_SUCCESS;
2078 }
2079 pPatch = &pVM->hm.s.aPatches[idx];
2080
2081 Log(("hmR3PatchTprInstr: rip=%RGv idxPatch=%u\n", pCtx->rip, idx));
2082 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "hmR3PatchTprInstr");
2083
2084 /*
2085 * Disassemble the instruction and get cracking.
2086 */
2087 PDISCPUSTATE pDis = &pVCpu->hm.s.DisState;
2088 uint32_t cbOp;
2089 int rc = EMInterpretDisasCurrent(pVM, pVCpu, pDis, &cbOp);
2090 AssertRC(rc);
2091 if ( rc == VINF_SUCCESS
2092 && pDis->pCurInstr->uOpcode == OP_MOV
2093 && cbOp >= 5)
2094 {
2095 uint8_t aPatch[64];
2096 uint32_t off = 0;
2097
2098 rc = PGMPhysSimpleReadGCPtr(pVCpu, pPatch->aOpcode, pCtx->rip, cbOp);
2099 AssertRC(rc);
2100
2101 pPatch->cbOp = cbOp;
2102 pPatch->enmType = HMTPRINSTR_JUMP_REPLACEMENT;
2103
2104 if (pDis->Param1.fUse == DISUSE_DISPLACEMENT32)
2105 {
2106 /*
2107 * TPR write:
2108 *
2109 * push ECX [51]
2110 * push EDX [52]
2111 * push EAX [50]
2112 * xor EDX,EDX [31 D2]
2113 * mov EAX,EAX [89 C0]
2114 * or
2115 * mov EAX,0000000CCh [B8 CC 00 00 00]
2116 * mov ECX,0C0000082h [B9 82 00 00 C0]
2117 * wrmsr [0F 30]
2118 * pop EAX [58]
2119 * pop EDX [5A]
2120 * pop ECX [59]
2121 * jmp return_address [E9 return_address]
2122 *
2123 */
2124 bool fUsesEax = (pDis->Param2.fUse == DISUSE_REG_GEN32 && pDis->Param2.Base.idxGenReg == DISGREG_EAX);
2125
2126 aPatch[off++] = 0x51; /* push ecx */
2127 aPatch[off++] = 0x52; /* push edx */
2128 if (!fUsesEax)
2129 aPatch[off++] = 0x50; /* push eax */
2130 aPatch[off++] = 0x31; /* xor edx, edx */
2131 aPatch[off++] = 0xD2;
2132 if (pDis->Param2.fUse == DISUSE_REG_GEN32)
2133 {
2134 if (!fUsesEax)
2135 {
2136 aPatch[off++] = 0x89; /* mov eax, src_reg */
2137 aPatch[off++] = MAKE_MODRM(3, pDis->Param2.Base.idxGenReg, DISGREG_EAX);
2138 }
2139 }
2140 else
2141 {
2142 Assert(pDis->Param2.fUse == DISUSE_IMMEDIATE32);
2143 aPatch[off++] = 0xB8; /* mov eax, immediate */
2144 *(uint32_t *)&aPatch[off] = pDis->Param2.uValue;
2145 off += sizeof(uint32_t);
2146 }
2147 aPatch[off++] = 0xB9; /* mov ecx, 0xc0000082 */
2148 *(uint32_t *)&aPatch[off] = MSR_K8_LSTAR;
2149 off += sizeof(uint32_t);
2150
2151 aPatch[off++] = 0x0F; /* wrmsr */
2152 aPatch[off++] = 0x30;
2153 if (!fUsesEax)
2154 aPatch[off++] = 0x58; /* pop eax */
2155 aPatch[off++] = 0x5A; /* pop edx */
2156 aPatch[off++] = 0x59; /* pop ecx */
2157 }
2158 else
2159 {
2160 /*
2161 * TPR read:
2162 *
2163 * push ECX [51]
2164 * push EDX [52]
2165 * push EAX [50]
2166 * mov ECX,0C0000082h [B9 82 00 00 C0]
2167 * rdmsr [0F 32]
2168 * mov EAX,EAX [89 C0]
2169 * pop EAX [58]
2170 * pop EDX [5A]
2171 * pop ECX [59]
2172 * jmp return_address [E9 return_address]
2173 *
2174 */
2175 Assert(pDis->Param1.fUse == DISUSE_REG_GEN32);
2176
2177 if (pDis->Param1.Base.idxGenReg != DISGREG_ECX)
2178 aPatch[off++] = 0x51; /* push ecx */
2179 if (pDis->Param1.Base.idxGenReg != DISGREG_EDX )
2180 aPatch[off++] = 0x52; /* push edx */
2181 if (pDis->Param1.Base.idxGenReg != DISGREG_EAX)
2182 aPatch[off++] = 0x50; /* push eax */
2183
2184 aPatch[off++] = 0x31; /* xor edx, edx */
2185 aPatch[off++] = 0xD2;
2186
2187 aPatch[off++] = 0xB9; /* mov ecx, 0xc0000082 */
2188 *(uint32_t *)&aPatch[off] = MSR_K8_LSTAR;
2189 off += sizeof(uint32_t);
2190
2191 aPatch[off++] = 0x0F; /* rdmsr */
2192 aPatch[off++] = 0x32;
2193
2194 if (pDis->Param1.Base.idxGenReg != DISGREG_EAX)
2195 {
2196 aPatch[off++] = 0x89; /* mov dst_reg, eax */
2197 aPatch[off++] = MAKE_MODRM(3, DISGREG_EAX, pDis->Param1.Base.idxGenReg);
2198 }
2199
2200 if (pDis->Param1.Base.idxGenReg != DISGREG_EAX)
2201 aPatch[off++] = 0x58; /* pop eax */
2202 if (pDis->Param1.Base.idxGenReg != DISGREG_EDX )
2203 aPatch[off++] = 0x5A; /* pop edx */
2204 if (pDis->Param1.Base.idxGenReg != DISGREG_ECX)
2205 aPatch[off++] = 0x59; /* pop ecx */
2206 }
2207 aPatch[off++] = 0xE9; /* jmp return_address */
2208 *(RTRCUINTPTR *)&aPatch[off] = ((RTRCUINTPTR)pCtx->eip + cbOp) - ((RTRCUINTPTR)pVM->hm.s.pFreeGuestPatchMem + off + 4);
2209 off += sizeof(RTRCUINTPTR);
2210
2211 if (pVM->hm.s.pFreeGuestPatchMem + off <= pVM->hm.s.pGuestPatchMem + pVM->hm.s.cbGuestPatchMem)
2212 {
2213 /* Write new code to the patch buffer. */
2214 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pVM->hm.s.pFreeGuestPatchMem, aPatch, off);
2215 AssertRC(rc);
2216
2217#ifdef LOG_ENABLED
2218 uint32_t cbCurInstr;
2219 for (RTGCPTR GCPtrInstr = pVM->hm.s.pFreeGuestPatchMem;
2220 GCPtrInstr < pVM->hm.s.pFreeGuestPatchMem + off;
2221 GCPtrInstr += RT_MAX(cbCurInstr, 1))
2222 {
2223 char szOutput[256];
2224 rc = DBGFR3DisasInstrEx(pVM->pUVM, pVCpu->idCpu, pCtx->cs.Sel, GCPtrInstr, DBGF_DISAS_FLAGS_DEFAULT_MODE,
2225 szOutput, sizeof(szOutput), &cbCurInstr);
2226 if (RT_SUCCESS(rc))
2227 Log(("Patch instr %s\n", szOutput));
2228 else
2229 Log(("%RGv: rc=%Rrc\n", GCPtrInstr, rc));
2230 }
2231#endif
2232
2233 pPatch->aNewOpcode[0] = 0xE9;
2234 *(RTRCUINTPTR *)&pPatch->aNewOpcode[1] = ((RTRCUINTPTR)pVM->hm.s.pFreeGuestPatchMem) - ((RTRCUINTPTR)pCtx->eip + 5);
2235
2236 /* Overwrite the TPR instruction with a jump. */
2237 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->eip, pPatch->aNewOpcode, 5);
2238 AssertRC(rc);
2239
2240 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "Jump");
2241
2242 pVM->hm.s.pFreeGuestPatchMem += off;
2243 pPatch->cbNewOp = 5;
2244
2245 pPatch->Core.Key = pCtx->eip;
2246 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2247 AssertRC(rc);
2248
2249 pVM->hm.s.cPatches++;
2250 pVM->hm.s.fTPRPatchingActive = true;
2251 STAM_COUNTER_INC(&pVM->hm.s.StatTprPatchSuccess);
2252 return VINF_SUCCESS;
2253 }
2254
2255 Log(("Ran out of space in our patch buffer!\n"));
2256 }
2257 else
2258 Log(("hmR3PatchTprInstr: Failed to patch instr!\n"));
2259
2260
2261 /*
2262 * Save invalid patch, so we will not try again.
2263 */
2264 pPatch = &pVM->hm.s.aPatches[idx];
2265 pPatch->Core.Key = pCtx->eip;
2266 pPatch->enmType = HMTPRINSTR_INVALID;
2267 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2268 AssertRC(rc);
2269 pVM->hm.s.cPatches++;
2270 STAM_COUNTER_INC(&pVM->hm.s.StatTprPatchFailure);
2271 return VINF_SUCCESS;
2272}
2273
2274
2275/**
2276 * Attempt to patch TPR mmio instructions.
2277 *
2278 * @returns VBox status code.
2279 * @param pVM Pointer to the VM.
2280 * @param pVCpu Pointer to the VMCPU.
2281 * @param pCtx Pointer to the guest CPU context.
2282 */
2283VMMR3_INT_DECL(int) HMR3PatchTprInstr(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
2284{
2285 NOREF(pCtx);
2286 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE,
2287 pVM->hm.s.pGuestPatchMem ? hmR3PatchTprInstr : hmR3ReplaceTprInstr,
2288 (void *)(uintptr_t)pVCpu->idCpu);
2289 AssertRC(rc);
2290 return rc;
2291}
2292
2293
2294/**
2295 * Force execution of the current IO code in the recompiler.
2296 *
2297 * @returns VBox status code.
2298 * @param pVM Pointer to the VM.
2299 * @param pCtx Partial VM execution context.
2300 */
2301VMMR3_INT_DECL(int) HMR3EmulateIoBlock(PVM pVM, PCPUMCTX pCtx)
2302{
2303 PVMCPU pVCpu = VMMGetCpu(pVM);
2304
2305 Assert(HMIsEnabled(pVM));
2306 Log(("HMR3EmulateIoBlock\n"));
2307
2308 /* This is primarily intended to speed up Grub, so we don't care about paged protected mode. */
2309 if (HMCanEmulateIoBlockEx(pCtx))
2310 {
2311 Log(("HMR3EmulateIoBlock -> enabled\n"));
2312 pVCpu->hm.s.EmulateIoBlock.fEnabled = true;
2313 pVCpu->hm.s.EmulateIoBlock.GCPtrFunctionEip = pCtx->rip;
2314 pVCpu->hm.s.EmulateIoBlock.cr0 = pCtx->cr0;
2315 return VINF_EM_RESCHEDULE_REM;
2316 }
2317 return VINF_SUCCESS;
2318}
2319
2320
2321/**
2322 * Checks if we can currently use hardware accelerated raw mode.
2323 *
2324 * @returns true if we can currently use hardware acceleration, otherwise false.
2325 * @param pVM Pointer to the VM.
2326 * @param pCtx Partial VM execution context.
2327 */
2328VMMR3DECL(bool) HMR3CanExecuteGuest(PVM pVM, PCPUMCTX pCtx)
2329{
2330 PVMCPU pVCpu = VMMGetCpu(pVM);
2331
2332 Assert(HMIsEnabled(pVM));
2333
2334 /* If we're still executing the IO code, then return false. */
2335 if ( RT_UNLIKELY(pVCpu->hm.s.EmulateIoBlock.fEnabled)
2336 && pCtx->rip < pVCpu->hm.s.EmulateIoBlock.GCPtrFunctionEip + 0x200
2337 && pCtx->rip > pVCpu->hm.s.EmulateIoBlock.GCPtrFunctionEip - 0x200
2338 && pCtx->cr0 == pVCpu->hm.s.EmulateIoBlock.cr0)
2339 return false;
2340
2341 pVCpu->hm.s.EmulateIoBlock.fEnabled = false;
2342
2343 /* AMD-V supports real & protected mode with or without paging. */
2344 if (pVM->hm.s.svm.fEnabled)
2345 {
2346 pVCpu->hm.s.fActive = true;
2347 return true;
2348 }
2349
2350 pVCpu->hm.s.fActive = false;
2351
2352 /* Note! The context supplied by REM is partial. If we add more checks here, be sure to verify that REM provides this info! */
2353 Assert( (pVM->hm.s.vmx.fUnrestrictedGuest && !pVM->hm.s.vmx.pRealModeTSS)
2354 || (!pVM->hm.s.vmx.fUnrestrictedGuest && pVM->hm.s.vmx.pRealModeTSS));
2355
2356 bool fSupportsRealMode = pVM->hm.s.vmx.fUnrestrictedGuest || PDMVmmDevHeapIsEnabled(pVM);
2357 if (!pVM->hm.s.vmx.fUnrestrictedGuest)
2358 {
2359 /*
2360 * The VMM device heap is a requirement for emulating real mode or protected mode without paging with the unrestricted
2361 * guest execution feature i missing (VT-x only).
2362 */
2363 if (fSupportsRealMode)
2364 {
2365 if (CPUMIsGuestInRealModeEx(pCtx))
2366 {
2367 /* In V86 mode (VT-x or not), the CPU enforces real-mode compatible selector
2368 * bases and limits, i.e. limit must be 64K and base must be selector * 16.
2369 * If this is not true, we cannot execute real mode as V86 and have to fall
2370 * back to emulation.
2371 */
2372 if ( pCtx->cs.Sel != (pCtx->cs.u64Base >> 4)
2373 || pCtx->ds.Sel != (pCtx->ds.u64Base >> 4)
2374 || pCtx->es.Sel != (pCtx->es.u64Base >> 4)
2375 || pCtx->ss.Sel != (pCtx->ss.u64Base >> 4)
2376 || pCtx->fs.Sel != (pCtx->fs.u64Base >> 4)
2377 || pCtx->gs.Sel != (pCtx->gs.u64Base >> 4)
2378 || (pCtx->cs.u32Limit != 0xffff)
2379 || (pCtx->ds.u32Limit != 0xffff)
2380 || (pCtx->es.u32Limit != 0xffff)
2381 || (pCtx->ss.u32Limit != 0xffff)
2382 || (pCtx->fs.u32Limit != 0xffff)
2383 || (pCtx->gs.u32Limit != 0xffff))
2384 {
2385 return false;
2386 }
2387 }
2388 else
2389 {
2390 PGMMODE enmGuestMode = PGMGetGuestMode(pVCpu);
2391 /* Verify the requirements for executing code in protected
2392 mode. VT-x can't handle the CPU state right after a switch
2393 from real to protected mode. (all sorts of RPL & DPL assumptions) */
2394 if ( pVCpu->hm.s.vmx.enmLastSeenGuestMode == PGMMODE_REAL
2395 && enmGuestMode >= PGMMODE_PROTECTED)
2396 {
2397 if ( (pCtx->cs.Sel & X86_SEL_RPL)
2398 || (pCtx->ds.Sel & X86_SEL_RPL)
2399 || (pCtx->es.Sel & X86_SEL_RPL)
2400 || (pCtx->fs.Sel & X86_SEL_RPL)
2401 || (pCtx->gs.Sel & X86_SEL_RPL)
2402 || (pCtx->ss.Sel & X86_SEL_RPL))
2403 {
2404 return false;
2405 }
2406 }
2407 /* VT-x also chokes on invalid tr or ldtr selectors (minix) */
2408 if ( pCtx->gdtr.cbGdt
2409 && ( pCtx->tr.Sel > pCtx->gdtr.cbGdt
2410 || pCtx->ldtr.Sel > pCtx->gdtr.cbGdt))
2411 {
2412 return false;
2413 }
2414 }
2415 }
2416 else
2417 {
2418 if ( !CPUMIsGuestInLongModeEx(pCtx)
2419 && !pVM->hm.s.vmx.fUnrestrictedGuest)
2420 {
2421 /** @todo This should (probably) be set on every excursion to the REM,
2422 * however it's too risky right now. So, only apply it when we go
2423 * back to REM for real mode execution. (The XP hack below doesn't
2424 * work reliably without this.)
2425 * Update: Implemented in EM.cpp, see #ifdef EM_NOTIFY_HM. */
2426 for (uint32_t i = 0; i < pVM->cCpus; i++)
2427 pVM->aCpus[i].hm.s.fContextUseFlags |= HM_CHANGED_ALL_GUEST;
2428
2429 if ( !pVM->hm.s.fNestedPaging /* requires a fake PD for real *and* protected mode without paging - stored in the VMM device heap */
2430 || CPUMIsGuestInRealModeEx(pCtx)) /* requires a fake TSS for real mode - stored in the VMM device heap */
2431 return false;
2432
2433 /* Too early for VT-x; Solaris guests will fail with a guru meditation otherwise; same for XP. */
2434 if (pCtx->idtr.pIdt == 0 || pCtx->idtr.cbIdt == 0 || pCtx->tr.Sel == 0)
2435 return false;
2436
2437 /* The guest is about to complete the switch to protected mode. Wait a bit longer. */
2438 /* Windows XP; switch to protected mode; all selectors are marked not present in the
2439 * hidden registers (possible recompiler bug; see load_seg_vm) */
2440 if (pCtx->cs.Attr.n.u1Present == 0)
2441 return false;
2442 if (pCtx->ss.Attr.n.u1Present == 0)
2443 return false;
2444
2445 /* Windows XP: possible same as above, but new recompiler requires new heuristics?
2446 VT-x doesn't seem to like something about the guest state and this stuff avoids it. */
2447 /** @todo This check is actually wrong, it doesn't take the direction of the
2448 * stack segment into account. But, it does the job for now. */
2449 if (pCtx->rsp >= pCtx->ss.u32Limit)
2450 return false;
2451#if 0
2452 if ( pCtx->cs.Sel >= pCtx->gdtr.cbGdt
2453 || pCtx->ss.Sel >= pCtx->gdtr.cbGdt
2454 || pCtx->ds.Sel >= pCtx->gdtr.cbGdt
2455 || pCtx->es.Sel >= pCtx->gdtr.cbGdt
2456 || pCtx->fs.Sel >= pCtx->gdtr.cbGdt
2457 || pCtx->gs.Sel >= pCtx->gdtr.cbGdt)
2458 return false;
2459#endif
2460 }
2461 }
2462 }
2463
2464 if (pVM->hm.s.vmx.fEnabled)
2465 {
2466 uint32_t mask;
2467
2468 /* if bit N is set in cr0_fixed0, then it must be set in the guest's cr0. */
2469 mask = (uint32_t)pVM->hm.s.vmx.msr.vmx_cr0_fixed0;
2470 /* Note: We ignore the NE bit here on purpose; see vmmr0\hmr0.cpp for details. */
2471 mask &= ~X86_CR0_NE;
2472
2473 if (fSupportsRealMode)
2474 {
2475 /* Note: We ignore the PE & PG bits here on purpose; we emulate real and protected mode without paging. */
2476 mask &= ~(X86_CR0_PG|X86_CR0_PE);
2477 }
2478 else
2479 {
2480 /* We support protected mode without paging using identity mapping. */
2481 mask &= ~X86_CR0_PG;
2482 }
2483 if ((pCtx->cr0 & mask) != mask)
2484 return false;
2485
2486 /* if bit N is cleared in cr0_fixed1, then it must be zero in the guest's cr0. */
2487 mask = (uint32_t)~pVM->hm.s.vmx.msr.vmx_cr0_fixed1;
2488 if ((pCtx->cr0 & mask) != 0)
2489 return false;
2490
2491 /* if bit N is set in cr4_fixed0, then it must be set in the guest's cr4. */
2492 mask = (uint32_t)pVM->hm.s.vmx.msr.vmx_cr4_fixed0;
2493 mask &= ~X86_CR4_VMXE;
2494 if ((pCtx->cr4 & mask) != mask)
2495 return false;
2496
2497 /* if bit N is cleared in cr4_fixed1, then it must be zero in the guest's cr4. */
2498 mask = (uint32_t)~pVM->hm.s.vmx.msr.vmx_cr4_fixed1;
2499 if ((pCtx->cr4 & mask) != 0)
2500 return false;
2501
2502 pVCpu->hm.s.fActive = true;
2503 return true;
2504 }
2505
2506 return false;
2507}
2508
2509
2510/**
2511 * Checks if we need to reschedule due to VMM device heap changes.
2512 *
2513 * @returns true if a reschedule is required, otherwise false.
2514 * @param pVM Pointer to the VM.
2515 * @param pCtx VM execution context.
2516 */
2517VMMR3_INT_DECL(bool) HMR3IsRescheduleRequired(PVM pVM, PCPUMCTX pCtx)
2518{
2519 /*
2520 * The VMM device heap is a requirement for emulating real-mode or protected-mode without paging
2521 * when the unrestricted guest execution feature is missing (VT-x only).
2522 */
2523#ifdef VBOX_WITH_OLD_VTX_CODE
2524 if ( pVM->hm.s.vmx.fEnabled
2525 && !pVM->hm.s.vmx.fUnrestrictedGuest
2526 && !CPUMIsGuestInPagedProtectedModeEx(pCtx)
2527 && !PDMVmmDevHeapIsEnabled(pVM)
2528 && (pVM->hm.s.fNestedPaging || CPUMIsGuestInRealModeEx(pCtx)))
2529 return true;
2530#else
2531 if ( pVM->hm.s.vmx.fEnabled
2532 && !pVM->hm.s.vmx.fUnrestrictedGuest
2533 && CPUMIsGuestInRealModeEx(pCtx)
2534 && !PDMVmmDevHeapIsEnabled(pVM))
2535 return true;
2536#endif
2537
2538 return false;
2539}
2540
2541
2542/**
2543 * Notification from EM about a rescheduling into hardware assisted execution
2544 * mode.
2545 *
2546 * @param pVCpu Pointer to the current VMCPU.
2547 */
2548VMMR3_INT_DECL(void) HMR3NotifyScheduled(PVMCPU pVCpu)
2549{
2550 pVCpu->hm.s.fContextUseFlags |= HM_CHANGED_ALL_GUEST;
2551}
2552
2553
2554/**
2555 * Notification from EM about returning from instruction emulation (REM / EM).
2556 *
2557 * @param pVCpu Pointer to the VMCPU.
2558 */
2559VMMR3_INT_DECL(void) HMR3NotifyEmulated(PVMCPU pVCpu)
2560{
2561 pVCpu->hm.s.fContextUseFlags |= HM_CHANGED_ALL_GUEST;
2562}
2563
2564
2565/**
2566 * Checks if we are currently using hardware accelerated raw mode.
2567 *
2568 * @returns true if hardware acceleration is being used, otherwise false.
2569 * @param pVCpu Pointer to the VMCPU.
2570 */
2571VMMR3_INT_DECL(bool) HMR3IsActive(PVMCPU pVCpu)
2572{
2573 return pVCpu->hm.s.fActive;
2574}
2575
2576
2577/**
2578 * External interface for querying whether hardware accelerated raw mode is
2579 * enabled.
2580 *
2581 * @returns true if nested paging is being used, otherwise false.
2582 * @param pUVM The user mode VM handle.
2583 * @sa HMIsEnabled, HMIsEnabledNotMacro.
2584 */
2585VMMR3DECL(bool) HMR3IsEnabled(PUVM pUVM)
2586{
2587 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2588 PVM pVM = pUVM->pVM;
2589 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2590 return pVM->fHMEnabled; /* Don't use the macro as the GUI may query us very very early. */
2591}
2592
2593
2594/**
2595 * Checks if we are currently using nested paging.
2596 *
2597 * @returns true if nested paging is being used, otherwise false.
2598 * @param pUVM The user mode VM handle.
2599 */
2600VMMR3DECL(bool) HMR3IsNestedPagingActive(PUVM pUVM)
2601{
2602 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2603 PVM pVM = pUVM->pVM;
2604 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2605 return pVM->hm.s.fNestedPaging;
2606}
2607
2608
2609/**
2610 * Checks if we are currently using VPID in VT-x mode.
2611 *
2612 * @returns true if VPID is being used, otherwise false.
2613 * @param pUVM The user mode VM handle.
2614 */
2615VMMR3DECL(bool) HMR3IsVpidActive(PUVM pUVM)
2616{
2617 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2618 PVM pVM = pUVM->pVM;
2619 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2620 return pVM->hm.s.vmx.fVpid;
2621}
2622
2623
2624/**
2625 * Checks if internal events are pending. In that case we are not allowed to dispatch interrupts.
2626 *
2627 * @returns true if an internal event is pending, otherwise false.
2628 * @param pVM Pointer to the VM.
2629 */
2630VMMR3_INT_DECL(bool) HMR3IsEventPending(PVMCPU pVCpu)
2631{
2632 return HMIsEnabled(pVCpu->pVMR3) && pVCpu->hm.s.Event.fPending;
2633}
2634
2635
2636/**
2637 * Checks if the VMX-preemption timer is being used.
2638 *
2639 * @returns true if the VMX-preemption timer is being used, otherwise false.
2640 * @param pVM Pointer to the VM.
2641 */
2642VMMR3_INT_DECL(bool) HMR3IsVmxPreemptionTimerUsed(PVM pVM)
2643{
2644 return HMIsEnabled(pVM)
2645 && pVM->hm.s.vmx.fEnabled
2646 && pVM->hm.s.vmx.fUsePreemptTimer;
2647}
2648
2649
2650/**
2651 * Restart an I/O instruction that was refused in ring-0
2652 *
2653 * @returns Strict VBox status code. Informational status codes other than the one documented
2654 * here are to be treated as internal failure. Use IOM_SUCCESS() to check for success.
2655 * @retval VINF_SUCCESS Success.
2656 * @retval VINF_EM_FIRST-VINF_EM_LAST Success with some exceptions (see IOM_SUCCESS()), the
2657 * status code must be passed on to EM.
2658 * @retval VERR_NOT_FOUND if no pending I/O instruction.
2659 *
2660 * @param pVM Pointer to the VM.
2661 * @param pVCpu Pointer to the VMCPU.
2662 * @param pCtx Pointer to the guest CPU context.
2663 */
2664VMMR3_INT_DECL(VBOXSTRICTRC) HMR3RestartPendingIOInstr(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
2665{
2666 HMPENDINGIO enmType = pVCpu->hm.s.PendingIO.enmType;
2667
2668 pVCpu->hm.s.PendingIO.enmType = HMPENDINGIO_INVALID;
2669
2670 if ( pVCpu->hm.s.PendingIO.GCPtrRip != pCtx->rip
2671 || enmType == HMPENDINGIO_INVALID)
2672 return VERR_NOT_FOUND;
2673
2674 VBOXSTRICTRC rcStrict;
2675 switch (enmType)
2676 {
2677 case HMPENDINGIO_PORT_READ:
2678 {
2679 uint32_t uAndVal = pVCpu->hm.s.PendingIO.s.Port.uAndVal;
2680 uint32_t u32Val = 0;
2681
2682 rcStrict = IOMIOPortRead(pVM, pVCpu, pVCpu->hm.s.PendingIO.s.Port.uPort,
2683 &u32Val,
2684 pVCpu->hm.s.PendingIO.s.Port.cbSize);
2685 if (IOM_SUCCESS(rcStrict))
2686 {
2687 /* Write back to the EAX register. */
2688 pCtx->eax = (pCtx->eax & ~uAndVal) | (u32Val & uAndVal);
2689 pCtx->rip = pVCpu->hm.s.PendingIO.GCPtrRipNext;
2690 }
2691 break;
2692 }
2693
2694 case HMPENDINGIO_PORT_WRITE:
2695 rcStrict = IOMIOPortWrite(pVM, pVCpu, pVCpu->hm.s.PendingIO.s.Port.uPort,
2696 pCtx->eax & pVCpu->hm.s.PendingIO.s.Port.uAndVal,
2697 pVCpu->hm.s.PendingIO.s.Port.cbSize);
2698 if (IOM_SUCCESS(rcStrict))
2699 pCtx->rip = pVCpu->hm.s.PendingIO.GCPtrRipNext;
2700 break;
2701
2702 default:
2703 AssertLogRelFailedReturn(VERR_HM_UNKNOWN_IO_INSTRUCTION);
2704 }
2705
2706 return rcStrict;
2707}
2708
2709
2710/**
2711 * Check fatal VT-x/AMD-V error and produce some meaningful
2712 * log release message.
2713 *
2714 * @param pVM Pointer to the VM.
2715 * @param iStatusCode VBox status code.
2716 */
2717VMMR3_INT_DECL(void) HMR3CheckError(PVM pVM, int iStatusCode)
2718{
2719 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2720 {
2721 switch (iStatusCode)
2722 {
2723 case VERR_VMX_INVALID_VMCS_FIELD:
2724 break;
2725
2726 case VERR_VMX_INVALID_VMCS_PTR:
2727 LogRel(("HM: VERR_VMX_INVALID_VMCS_PTR:\n"));
2728 LogRel(("HM: CPU%d Current pointer %RGp vs %RGp\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u64VMCSPhys, pVM->aCpus[i].hm.s.vmx.HCPhysVmcs));
2729 LogRel(("HM: CPU%d Current VMCS version %x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32VMCSRevision));
2730 LogRel(("HM: CPU%d Entered Cpu %d\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.idEnteredCpu));
2731 LogRel(("HM: CPU%d Current Cpu %d\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.idCurrentCpu));
2732 break;
2733
2734 case VERR_VMX_UNABLE_TO_START_VM:
2735 LogRel(("HM: VERR_VMX_UNABLE_TO_START_VM:\n"));
2736 LogRel(("HM: CPU%d instruction error %#x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32InstrError));
2737 LogRel(("HM: CPU%d exit reason %#x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32ExitReason));
2738 if (pVM->aCpus[i].hm.s.vmx.lasterror.u32InstrError == VMX_ERROR_VMENTRY_INVALID_CONTROL_FIELDS)
2739 {
2740 LogRel(("HM: Cpu%d PinCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32PinCtls));
2741 LogRel(("HM: Cpu%d ProcCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32ProcCtls));
2742 LogRel(("HM: Cpu%d ProcCtls2 %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32ProcCtls2));
2743 LogRel(("HM: Cpu%d EntryCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32EntryCtls));
2744 LogRel(("HM: Cpu%d ExitCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32ExitCtls));
2745 LogRel(("HM: Cpu%d MSRBitmapPhys %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysMsrBitmap));
2746#ifdef VBOX_WITH_AUTO_MSR_LOAD_RESTORE
2747 LogRel(("HM: Cpu%d GuestMSRPhys %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysGuestMsr));
2748 LogRel(("HM: Cpu%d HostMsrPhys %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysHostMsr));
2749 LogRel(("HM: Cpu%d cGuestMSRs %u\n", i, pVM->aCpus[i].hm.s.vmx.cGuestMsrs));
2750#endif
2751 }
2752 /** @todo Log VM-entry event injection control fields
2753 * VMX_VMCS_CTRL_ENTRY_IRQ_INFO, VMX_VMCS_CTRL_ENTRY_EXCEPTION_ERRCODE
2754 * and VMX_VMCS_CTRL_ENTRY_INSTR_LENGTH from the VMCS. */
2755 break;
2756
2757 case VERR_VMX_INVALID_VMXON_PTR:
2758 break;
2759 }
2760 }
2761
2762 if (iStatusCode == VERR_VMX_UNABLE_TO_START_VM)
2763 {
2764 LogRel(("VERR_VMX_UNABLE_TO_START_VM: VM-entry allowed %x\n", pVM->hm.s.vmx.msr.vmx_entry.n.allowed1));
2765 LogRel(("VERR_VMX_UNABLE_TO_START_VM: VM-entry disallowed %x\n", pVM->hm.s.vmx.msr.vmx_entry.n.disallowed0));
2766 }
2767}
2768
2769
2770/**
2771 * Execute state save operation.
2772 *
2773 * @returns VBox status code.
2774 * @param pVM Pointer to the VM.
2775 * @param pSSM SSM operation handle.
2776 */
2777static DECLCALLBACK(int) hmR3Save(PVM pVM, PSSMHANDLE pSSM)
2778{
2779 int rc;
2780
2781 Log(("hmR3Save:\n"));
2782
2783 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2784 {
2785 /*
2786 * Save the basic bits - fortunately all the other things can be resynced on load.
2787 */
2788 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.Event.fPending);
2789 AssertRCReturn(rc, rc);
2790 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.Event.u32ErrCode);
2791 AssertRCReturn(rc, rc);
2792 rc = SSMR3PutU64(pSSM, pVM->aCpus[i].hm.s.Event.u64IntrInfo);
2793 AssertRCReturn(rc, rc);
2794
2795 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.vmx.enmLastSeenGuestMode);
2796 AssertRCReturn(rc, rc);
2797 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.vmx.enmCurrGuestMode);
2798 AssertRCReturn(rc, rc);
2799 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.vmx.enmPrevGuestMode);
2800 AssertRCReturn(rc, rc);
2801 }
2802#ifdef VBOX_HM_WITH_GUEST_PATCHING
2803 rc = SSMR3PutGCPtr(pSSM, pVM->hm.s.pGuestPatchMem);
2804 AssertRCReturn(rc, rc);
2805 rc = SSMR3PutGCPtr(pSSM, pVM->hm.s.pFreeGuestPatchMem);
2806 AssertRCReturn(rc, rc);
2807 rc = SSMR3PutU32(pSSM, pVM->hm.s.cbGuestPatchMem);
2808 AssertRCReturn(rc, rc);
2809
2810 /* Store all the guest patch records too. */
2811 rc = SSMR3PutU32(pSSM, pVM->hm.s.cPatches);
2812 AssertRCReturn(rc, rc);
2813
2814 for (unsigned i = 0; i < pVM->hm.s.cPatches; i++)
2815 {
2816 PHMTPRPATCH pPatch = &pVM->hm.s.aPatches[i];
2817
2818 rc = SSMR3PutU32(pSSM, pPatch->Core.Key);
2819 AssertRCReturn(rc, rc);
2820
2821 rc = SSMR3PutMem(pSSM, pPatch->aOpcode, sizeof(pPatch->aOpcode));
2822 AssertRCReturn(rc, rc);
2823
2824 rc = SSMR3PutU32(pSSM, pPatch->cbOp);
2825 AssertRCReturn(rc, rc);
2826
2827 rc = SSMR3PutMem(pSSM, pPatch->aNewOpcode, sizeof(pPatch->aNewOpcode));
2828 AssertRCReturn(rc, rc);
2829
2830 rc = SSMR3PutU32(pSSM, pPatch->cbNewOp);
2831 AssertRCReturn(rc, rc);
2832
2833 AssertCompileSize(HMTPRINSTR, 4);
2834 rc = SSMR3PutU32(pSSM, (uint32_t)pPatch->enmType);
2835 AssertRCReturn(rc, rc);
2836
2837 rc = SSMR3PutU32(pSSM, pPatch->uSrcOperand);
2838 AssertRCReturn(rc, rc);
2839
2840 rc = SSMR3PutU32(pSSM, pPatch->uDstOperand);
2841 AssertRCReturn(rc, rc);
2842
2843 rc = SSMR3PutU32(pSSM, pPatch->pJumpTarget);
2844 AssertRCReturn(rc, rc);
2845
2846 rc = SSMR3PutU32(pSSM, pPatch->cFaults);
2847 AssertRCReturn(rc, rc);
2848 }
2849#endif
2850 return VINF_SUCCESS;
2851}
2852
2853
2854/**
2855 * Execute state load operation.
2856 *
2857 * @returns VBox status code.
2858 * @param pVM Pointer to the VM.
2859 * @param pSSM SSM operation handle.
2860 * @param uVersion Data layout version.
2861 * @param uPass The data pass.
2862 */
2863static DECLCALLBACK(int) hmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
2864{
2865 int rc;
2866
2867 Log(("hmR3Load:\n"));
2868 Assert(uPass == SSM_PASS_FINAL); NOREF(uPass);
2869
2870 /*
2871 * Validate version.
2872 */
2873 if ( uVersion != HM_SSM_VERSION
2874 && uVersion != HM_SSM_VERSION_NO_PATCHING
2875 && uVersion != HM_SSM_VERSION_2_0_X)
2876 {
2877 AssertMsgFailed(("hmR3Load: Invalid version uVersion=%d!\n", uVersion));
2878 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
2879 }
2880 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2881 {
2882 rc = SSMR3GetU32(pSSM, &pVM->aCpus[i].hm.s.Event.fPending);
2883 AssertRCReturn(rc, rc);
2884 rc = SSMR3GetU32(pSSM, &pVM->aCpus[i].hm.s.Event.u32ErrCode);
2885 AssertRCReturn(rc, rc);
2886 rc = SSMR3GetU64(pSSM, &pVM->aCpus[i].hm.s.Event.u64IntrInfo);
2887 AssertRCReturn(rc, rc);
2888
2889 if (uVersion >= HM_SSM_VERSION_NO_PATCHING)
2890 {
2891 uint32_t val;
2892
2893 rc = SSMR3GetU32(pSSM, &val);
2894 AssertRCReturn(rc, rc);
2895 pVM->aCpus[i].hm.s.vmx.enmLastSeenGuestMode = (PGMMODE)val;
2896
2897 rc = SSMR3GetU32(pSSM, &val);
2898 AssertRCReturn(rc, rc);
2899 pVM->aCpus[i].hm.s.vmx.enmCurrGuestMode = (PGMMODE)val;
2900
2901 rc = SSMR3GetU32(pSSM, &val);
2902 AssertRCReturn(rc, rc);
2903 pVM->aCpus[i].hm.s.vmx.enmPrevGuestMode = (PGMMODE)val;
2904 }
2905 }
2906#ifdef VBOX_HM_WITH_GUEST_PATCHING
2907 if (uVersion > HM_SSM_VERSION_NO_PATCHING)
2908 {
2909 rc = SSMR3GetGCPtr(pSSM, &pVM->hm.s.pGuestPatchMem);
2910 AssertRCReturn(rc, rc);
2911 rc = SSMR3GetGCPtr(pSSM, &pVM->hm.s.pFreeGuestPatchMem);
2912 AssertRCReturn(rc, rc);
2913 rc = SSMR3GetU32(pSSM, &pVM->hm.s.cbGuestPatchMem);
2914 AssertRCReturn(rc, rc);
2915
2916 /* Fetch all TPR patch records. */
2917 rc = SSMR3GetU32(pSSM, &pVM->hm.s.cPatches);
2918 AssertRCReturn(rc, rc);
2919
2920 for (unsigned i = 0; i < pVM->hm.s.cPatches; i++)
2921 {
2922 PHMTPRPATCH pPatch = &pVM->hm.s.aPatches[i];
2923
2924 rc = SSMR3GetU32(pSSM, &pPatch->Core.Key);
2925 AssertRCReturn(rc, rc);
2926
2927 rc = SSMR3GetMem(pSSM, pPatch->aOpcode, sizeof(pPatch->aOpcode));
2928 AssertRCReturn(rc, rc);
2929
2930 rc = SSMR3GetU32(pSSM, &pPatch->cbOp);
2931 AssertRCReturn(rc, rc);
2932
2933 rc = SSMR3GetMem(pSSM, pPatch->aNewOpcode, sizeof(pPatch->aNewOpcode));
2934 AssertRCReturn(rc, rc);
2935
2936 rc = SSMR3GetU32(pSSM, &pPatch->cbNewOp);
2937 AssertRCReturn(rc, rc);
2938
2939 rc = SSMR3GetU32(pSSM, (uint32_t *)&pPatch->enmType);
2940 AssertRCReturn(rc, rc);
2941
2942 if (pPatch->enmType == HMTPRINSTR_JUMP_REPLACEMENT)
2943 pVM->hm.s.fTPRPatchingActive = true;
2944
2945 Assert(pPatch->enmType == HMTPRINSTR_JUMP_REPLACEMENT || pVM->hm.s.fTPRPatchingActive == false);
2946
2947 rc = SSMR3GetU32(pSSM, &pPatch->uSrcOperand);
2948 AssertRCReturn(rc, rc);
2949
2950 rc = SSMR3GetU32(pSSM, &pPatch->uDstOperand);
2951 AssertRCReturn(rc, rc);
2952
2953 rc = SSMR3GetU32(pSSM, &pPatch->cFaults);
2954 AssertRCReturn(rc, rc);
2955
2956 rc = SSMR3GetU32(pSSM, &pPatch->pJumpTarget);
2957 AssertRCReturn(rc, rc);
2958
2959 Log(("hmR3Load: patch %d\n", i));
2960 Log(("Key = %x\n", pPatch->Core.Key));
2961 Log(("cbOp = %d\n", pPatch->cbOp));
2962 Log(("cbNewOp = %d\n", pPatch->cbNewOp));
2963 Log(("type = %d\n", pPatch->enmType));
2964 Log(("srcop = %d\n", pPatch->uSrcOperand));
2965 Log(("dstop = %d\n", pPatch->uDstOperand));
2966 Log(("cFaults = %d\n", pPatch->cFaults));
2967 Log(("target = %x\n", pPatch->pJumpTarget));
2968 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2969 AssertRC(rc);
2970 }
2971 }
2972#endif
2973
2974 /* Recheck all VCPUs if we can go straight into hm execution mode. */
2975 if (HMIsEnabled(pVM))
2976 {
2977 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2978 {
2979 PVMCPU pVCpu = &pVM->aCpus[i];
2980
2981 HMR3CanExecuteGuest(pVM, CPUMQueryGuestCtxPtr(pVCpu));
2982 }
2983 }
2984 return VINF_SUCCESS;
2985}
2986
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette