VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/EM.cpp@ 44373

最後變更 在這個檔案從44373是 44373,由 vboxsync 提交於 12 年 前

HM,++: pVM -> pUVM for main, mark as many as possible interfaces module internal.

  • 屬性 svn:eol-style 設為 native
  • 屬性 svn:keywords 設為 Author Date Id Revision
檔案大小: 109.7 KB
 
1/* $Id: EM.cpp 44373 2013-01-25 12:19:29Z vboxsync $ */
2/** @file
3 * EM - Execution Monitor / Manager.
4 */
5
6/*
7 * Copyright (C) 2006-2013 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.alldomusa.eu.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18/** @page pg_em EM - The Execution Monitor / Manager
19 *
20 * The Execution Monitor/Manager is responsible for running the VM, scheduling
21 * the right kind of execution (Raw-mode, Hardware Assisted, Recompiled or
22 * Interpreted), and keeping the CPU states in sync. The function
23 * EMR3ExecuteVM() is the 'main-loop' of the VM, while each of the execution
24 * modes has different inner loops (emR3RawExecute, emR3HmExecute, and
25 * emR3RemExecute).
26 *
27 * The interpreted execution is only used to avoid switching between
28 * raw-mode/hm and the recompiler when fielding virtualization traps/faults.
29 * The interpretation is thus implemented as part of EM.
30 *
31 * @see grp_em
32 */
33
34/*******************************************************************************
35* Header Files *
36*******************************************************************************/
37#define LOG_GROUP LOG_GROUP_EM
38#include <VBox/vmm/em.h>
39#include <VBox/vmm/vmm.h>
40#include <VBox/vmm/patm.h>
41#include <VBox/vmm/csam.h>
42#include <VBox/vmm/selm.h>
43#include <VBox/vmm/trpm.h>
44#include <VBox/vmm/iom.h>
45#include <VBox/vmm/dbgf.h>
46#include <VBox/vmm/pgm.h>
47#ifdef VBOX_WITH_REM
48# include <VBox/vmm/rem.h>
49#else
50# include <VBox/vmm/iem.h>
51#endif
52#include <VBox/vmm/tm.h>
53#include <VBox/vmm/mm.h>
54#include <VBox/vmm/ssm.h>
55#include <VBox/vmm/pdmapi.h>
56#include <VBox/vmm/pdmcritsect.h>
57#include <VBox/vmm/pdmqueue.h>
58#include <VBox/vmm/hm.h>
59#include <VBox/vmm/patm.h>
60#ifdef IEM_VERIFICATION_MODE
61# include <VBox/vmm/iem.h>
62#endif
63#include "EMInternal.h"
64#include <VBox/vmm/vm.h>
65#include <VBox/vmm/uvm.h>
66#include <VBox/vmm/cpumdis.h>
67#include <VBox/dis.h>
68#include <VBox/disopcode.h>
69#include <VBox/vmm/dbgf.h>
70#include "VMMTracing.h"
71
72#include <iprt/asm.h>
73#include <iprt/string.h>
74#include <iprt/stream.h>
75#include <iprt/thread.h>
76
77
78/*******************************************************************************
79* Defined Constants And Macros *
80*******************************************************************************/
81#if 0 /* Disabled till after 2.1.0 when we've time to test it. */
82#define EM_NOTIFY_HM
83#endif
84
85
86/*******************************************************************************
87* Internal Functions *
88*******************************************************************************/
89static DECLCALLBACK(int) emR3Save(PVM pVM, PSSMHANDLE pSSM);
90static DECLCALLBACK(int) emR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass);
91#if defined(LOG_ENABLED) || defined(VBOX_STRICT)
92static const char *emR3GetStateName(EMSTATE enmState);
93#endif
94static int emR3Debug(PVM pVM, PVMCPU pVCpu, int rc);
95static int emR3RemStep(PVM pVM, PVMCPU pVCpu);
96static int emR3RemExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone);
97int emR3HighPriorityPostForcedActions(PVM pVM, PVMCPU pVCpu, int rc);
98
99
100/**
101 * Initializes the EM.
102 *
103 * @returns VBox status code.
104 * @param pVM Pointer to the VM.
105 */
106VMMR3DECL(int) EMR3Init(PVM pVM)
107{
108 LogFlow(("EMR3Init\n"));
109 /*
110 * Assert alignment and sizes.
111 */
112 AssertCompileMemberAlignment(VM, em.s, 32);
113 AssertCompile(sizeof(pVM->em.s) <= sizeof(pVM->em.padding));
114 AssertCompile(sizeof(pVM->aCpus[0].em.s.u.FatalLongJump) <= sizeof(pVM->aCpus[0].em.s.u.achPaddingFatalLongJump));
115
116 /*
117 * Init the structure.
118 */
119 pVM->em.s.offVM = RT_OFFSETOF(VM, em.s);
120 bool fEnabled;
121 int rc = CFGMR3QueryBool(CFGMR3GetRoot(pVM), "RawR3Enabled", &fEnabled);
122 pVM->fRecompileUser = RT_SUCCESS(rc) ? !fEnabled : false;
123 rc = CFGMR3QueryBool(CFGMR3GetRoot(pVM), "RawR0Enabled", &fEnabled);
124 pVM->fRecompileSupervisor = RT_SUCCESS(rc) ? !fEnabled : false;
125 Log(("EMR3Init: fRecompileUser=%RTbool fRecompileSupervisor=%RTbool\n", pVM->fRecompileUser, pVM->fRecompileSupervisor));
126
127#ifdef VBOX_WITH_REM
128 /*
129 * Initialize the REM critical section.
130 */
131 AssertCompileMemberAlignment(EM, CritSectREM, sizeof(uintptr_t));
132 rc = PDMR3CritSectInit(pVM, &pVM->em.s.CritSectREM, RT_SRC_POS, "EM-REM");
133 AssertRCReturn(rc, rc);
134#endif
135
136 /*
137 * Saved state.
138 */
139 rc = SSMR3RegisterInternal(pVM, "em", 0, EM_SAVED_STATE_VERSION, 16,
140 NULL, NULL, NULL,
141 NULL, emR3Save, NULL,
142 NULL, emR3Load, NULL);
143 if (RT_FAILURE(rc))
144 return rc;
145
146 for (VMCPUID i = 0; i < pVM->cCpus; i++)
147 {
148 PVMCPU pVCpu = &pVM->aCpus[i];
149
150 pVCpu->em.s.offVMCPU = RT_OFFSETOF(VMCPU, em.s);
151
152 pVCpu->em.s.enmState = (i == 0) ? EMSTATE_NONE : EMSTATE_WAIT_SIPI;
153 pVCpu->em.s.enmPrevState = EMSTATE_NONE;
154 pVCpu->em.s.fForceRAW = false;
155
156 pVCpu->em.s.pCtx = CPUMQueryGuestCtxPtr(pVCpu);
157 pVCpu->em.s.pPatmGCState = PATMR3QueryGCStateHC(pVM);
158 AssertMsg(pVCpu->em.s.pPatmGCState, ("PATMR3QueryGCStateHC failed!\n"));
159
160 /* Force reset of the time slice. */
161 pVCpu->em.s.u64TimeSliceStart = 0;
162
163# define EM_REG_COUNTER(a, b, c) \
164 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b, i); \
165 AssertRC(rc);
166
167# define EM_REG_COUNTER_USED(a, b, c) \
168 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, c, b, i); \
169 AssertRC(rc);
170
171# define EM_REG_PROFILE(a, b, c) \
172 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE, STAMVISIBILITY_ALWAYS, STAMUNIT_TICKS_PER_CALL, c, b, i); \
173 AssertRC(rc);
174
175# define EM_REG_PROFILE_ADV(a, b, c) \
176 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE_ADV, STAMVISIBILITY_ALWAYS, STAMUNIT_TICKS_PER_CALL, c, b, i); \
177 AssertRC(rc);
178
179 /*
180 * Statistics.
181 */
182#ifdef VBOX_WITH_STATISTICS
183 PEMSTATS pStats;
184 rc = MMHyperAlloc(pVM, sizeof(*pStats), 0, MM_TAG_EM, (void **)&pStats);
185 if (RT_FAILURE(rc))
186 return rc;
187
188 pVCpu->em.s.pStatsR3 = pStats;
189 pVCpu->em.s.pStatsR0 = MMHyperR3ToR0(pVM, pStats);
190 pVCpu->em.s.pStatsRC = MMHyperR3ToRC(pVM, pStats);
191
192 EM_REG_PROFILE(&pStats->StatRZEmulate, "/EM/CPU%d/RZ/Interpret", "Profiling of EMInterpretInstruction.");
193 EM_REG_PROFILE(&pStats->StatR3Emulate, "/EM/CPU%d/R3/Interpret", "Profiling of EMInterpretInstruction.");
194
195 EM_REG_PROFILE(&pStats->StatRZInterpretSucceeded, "/EM/CPU%d/RZ/Interpret/Success", "The number of times an instruction was successfully interpreted.");
196 EM_REG_PROFILE(&pStats->StatR3InterpretSucceeded, "/EM/CPU%d/R3/Interpret/Success", "The number of times an instruction was successfully interpreted.");
197
198 EM_REG_COUNTER_USED(&pStats->StatRZAnd, "/EM/CPU%d/RZ/Interpret/Success/And", "The number of times AND was successfully interpreted.");
199 EM_REG_COUNTER_USED(&pStats->StatR3And, "/EM/CPU%d/R3/Interpret/Success/And", "The number of times AND was successfully interpreted.");
200 EM_REG_COUNTER_USED(&pStats->StatRZAdd, "/EM/CPU%d/RZ/Interpret/Success/Add", "The number of times ADD was successfully interpreted.");
201 EM_REG_COUNTER_USED(&pStats->StatR3Add, "/EM/CPU%d/R3/Interpret/Success/Add", "The number of times ADD was successfully interpreted.");
202 EM_REG_COUNTER_USED(&pStats->StatRZAdc, "/EM/CPU%d/RZ/Interpret/Success/Adc", "The number of times ADC was successfully interpreted.");
203 EM_REG_COUNTER_USED(&pStats->StatR3Adc, "/EM/CPU%d/R3/Interpret/Success/Adc", "The number of times ADC was successfully interpreted.");
204 EM_REG_COUNTER_USED(&pStats->StatRZSub, "/EM/CPU%d/RZ/Interpret/Success/Sub", "The number of times SUB was successfully interpreted.");
205 EM_REG_COUNTER_USED(&pStats->StatR3Sub, "/EM/CPU%d/R3/Interpret/Success/Sub", "The number of times SUB was successfully interpreted.");
206 EM_REG_COUNTER_USED(&pStats->StatRZCpuId, "/EM/CPU%d/RZ/Interpret/Success/CpuId", "The number of times CPUID was successfully interpreted.");
207 EM_REG_COUNTER_USED(&pStats->StatR3CpuId, "/EM/CPU%d/R3/Interpret/Success/CpuId", "The number of times CPUID was successfully interpreted.");
208 EM_REG_COUNTER_USED(&pStats->StatRZDec, "/EM/CPU%d/RZ/Interpret/Success/Dec", "The number of times DEC was successfully interpreted.");
209 EM_REG_COUNTER_USED(&pStats->StatR3Dec, "/EM/CPU%d/R3/Interpret/Success/Dec", "The number of times DEC was successfully interpreted.");
210 EM_REG_COUNTER_USED(&pStats->StatRZHlt, "/EM/CPU%d/RZ/Interpret/Success/Hlt", "The number of times HLT was successfully interpreted.");
211 EM_REG_COUNTER_USED(&pStats->StatR3Hlt, "/EM/CPU%d/R3/Interpret/Success/Hlt", "The number of times HLT was successfully interpreted.");
212 EM_REG_COUNTER_USED(&pStats->StatRZInc, "/EM/CPU%d/RZ/Interpret/Success/Inc", "The number of times INC was successfully interpreted.");
213 EM_REG_COUNTER_USED(&pStats->StatR3Inc, "/EM/CPU%d/R3/Interpret/Success/Inc", "The number of times INC was successfully interpreted.");
214 EM_REG_COUNTER_USED(&pStats->StatRZInvlPg, "/EM/CPU%d/RZ/Interpret/Success/Invlpg", "The number of times INVLPG was successfully interpreted.");
215 EM_REG_COUNTER_USED(&pStats->StatR3InvlPg, "/EM/CPU%d/R3/Interpret/Success/Invlpg", "The number of times INVLPG was successfully interpreted.");
216 EM_REG_COUNTER_USED(&pStats->StatRZIret, "/EM/CPU%d/RZ/Interpret/Success/Iret", "The number of times IRET was successfully interpreted.");
217 EM_REG_COUNTER_USED(&pStats->StatR3Iret, "/EM/CPU%d/R3/Interpret/Success/Iret", "The number of times IRET was successfully interpreted.");
218 EM_REG_COUNTER_USED(&pStats->StatRZLLdt, "/EM/CPU%d/RZ/Interpret/Success/LLdt", "The number of times LLDT was successfully interpreted.");
219 EM_REG_COUNTER_USED(&pStats->StatR3LLdt, "/EM/CPU%d/R3/Interpret/Success/LLdt", "The number of times LLDT was successfully interpreted.");
220 EM_REG_COUNTER_USED(&pStats->StatRZLIdt, "/EM/CPU%d/RZ/Interpret/Success/LIdt", "The number of times LIDT was successfully interpreted.");
221 EM_REG_COUNTER_USED(&pStats->StatR3LIdt, "/EM/CPU%d/R3/Interpret/Success/LIdt", "The number of times LIDT was successfully interpreted.");
222 EM_REG_COUNTER_USED(&pStats->StatRZLGdt, "/EM/CPU%d/RZ/Interpret/Success/LGdt", "The number of times LGDT was successfully interpreted.");
223 EM_REG_COUNTER_USED(&pStats->StatR3LGdt, "/EM/CPU%d/R3/Interpret/Success/LGdt", "The number of times LGDT was successfully interpreted.");
224 EM_REG_COUNTER_USED(&pStats->StatRZMov, "/EM/CPU%d/RZ/Interpret/Success/Mov", "The number of times MOV was successfully interpreted.");
225 EM_REG_COUNTER_USED(&pStats->StatR3Mov, "/EM/CPU%d/R3/Interpret/Success/Mov", "The number of times MOV was successfully interpreted.");
226 EM_REG_COUNTER_USED(&pStats->StatRZMovCRx, "/EM/CPU%d/RZ/Interpret/Success/MovCRx", "The number of times MOV CRx was successfully interpreted.");
227 EM_REG_COUNTER_USED(&pStats->StatR3MovCRx, "/EM/CPU%d/R3/Interpret/Success/MovCRx", "The number of times MOV CRx was successfully interpreted.");
228 EM_REG_COUNTER_USED(&pStats->StatRZMovDRx, "/EM/CPU%d/RZ/Interpret/Success/MovDRx", "The number of times MOV DRx was successfully interpreted.");
229 EM_REG_COUNTER_USED(&pStats->StatR3MovDRx, "/EM/CPU%d/R3/Interpret/Success/MovDRx", "The number of times MOV DRx was successfully interpreted.");
230 EM_REG_COUNTER_USED(&pStats->StatRZOr, "/EM/CPU%d/RZ/Interpret/Success/Or", "The number of times OR was successfully interpreted.");
231 EM_REG_COUNTER_USED(&pStats->StatR3Or, "/EM/CPU%d/R3/Interpret/Success/Or", "The number of times OR was successfully interpreted.");
232 EM_REG_COUNTER_USED(&pStats->StatRZPop, "/EM/CPU%d/RZ/Interpret/Success/Pop", "The number of times POP was successfully interpreted.");
233 EM_REG_COUNTER_USED(&pStats->StatR3Pop, "/EM/CPU%d/R3/Interpret/Success/Pop", "The number of times POP was successfully interpreted.");
234 EM_REG_COUNTER_USED(&pStats->StatRZRdtsc, "/EM/CPU%d/RZ/Interpret/Success/Rdtsc", "The number of times RDTSC was successfully interpreted.");
235 EM_REG_COUNTER_USED(&pStats->StatR3Rdtsc, "/EM/CPU%d/R3/Interpret/Success/Rdtsc", "The number of times RDTSC was successfully interpreted.");
236 EM_REG_COUNTER_USED(&pStats->StatRZRdpmc, "/EM/CPU%d/RZ/Interpret/Success/Rdpmc", "The number of times RDPMC was successfully interpreted.");
237 EM_REG_COUNTER_USED(&pStats->StatR3Rdpmc, "/EM/CPU%d/R3/Interpret/Success/Rdpmc", "The number of times RDPMC was successfully interpreted.");
238 EM_REG_COUNTER_USED(&pStats->StatRZSti, "/EM/CPU%d/RZ/Interpret/Success/Sti", "The number of times STI was successfully interpreted.");
239 EM_REG_COUNTER_USED(&pStats->StatR3Sti, "/EM/CPU%d/R3/Interpret/Success/Sti", "The number of times STI was successfully interpreted.");
240 EM_REG_COUNTER_USED(&pStats->StatRZXchg, "/EM/CPU%d/RZ/Interpret/Success/Xchg", "The number of times XCHG was successfully interpreted.");
241 EM_REG_COUNTER_USED(&pStats->StatR3Xchg, "/EM/CPU%d/R3/Interpret/Success/Xchg", "The number of times XCHG was successfully interpreted.");
242 EM_REG_COUNTER_USED(&pStats->StatRZXor, "/EM/CPU%d/RZ/Interpret/Success/Xor", "The number of times XOR was successfully interpreted.");
243 EM_REG_COUNTER_USED(&pStats->StatR3Xor, "/EM/CPU%d/R3/Interpret/Success/Xor", "The number of times XOR was successfully interpreted.");
244 EM_REG_COUNTER_USED(&pStats->StatRZMonitor, "/EM/CPU%d/RZ/Interpret/Success/Monitor", "The number of times MONITOR was successfully interpreted.");
245 EM_REG_COUNTER_USED(&pStats->StatR3Monitor, "/EM/CPU%d/R3/Interpret/Success/Monitor", "The number of times MONITOR was successfully interpreted.");
246 EM_REG_COUNTER_USED(&pStats->StatRZMWait, "/EM/CPU%d/RZ/Interpret/Success/MWait", "The number of times MWAIT was successfully interpreted.");
247 EM_REG_COUNTER_USED(&pStats->StatR3MWait, "/EM/CPU%d/R3/Interpret/Success/MWait", "The number of times MWAIT was successfully interpreted.");
248 EM_REG_COUNTER_USED(&pStats->StatRZBtr, "/EM/CPU%d/RZ/Interpret/Success/Btr", "The number of times BTR was successfully interpreted.");
249 EM_REG_COUNTER_USED(&pStats->StatR3Btr, "/EM/CPU%d/R3/Interpret/Success/Btr", "The number of times BTR was successfully interpreted.");
250 EM_REG_COUNTER_USED(&pStats->StatRZBts, "/EM/CPU%d/RZ/Interpret/Success/Bts", "The number of times BTS was successfully interpreted.");
251 EM_REG_COUNTER_USED(&pStats->StatR3Bts, "/EM/CPU%d/R3/Interpret/Success/Bts", "The number of times BTS was successfully interpreted.");
252 EM_REG_COUNTER_USED(&pStats->StatRZBtc, "/EM/CPU%d/RZ/Interpret/Success/Btc", "The number of times BTC was successfully interpreted.");
253 EM_REG_COUNTER_USED(&pStats->StatR3Btc, "/EM/CPU%d/R3/Interpret/Success/Btc", "The number of times BTC was successfully interpreted.");
254 EM_REG_COUNTER_USED(&pStats->StatRZCmpXchg, "/EM/CPU%d/RZ/Interpret/Success/CmpXchg", "The number of times CMPXCHG was successfully interpreted.");
255 EM_REG_COUNTER_USED(&pStats->StatR3CmpXchg, "/EM/CPU%d/R3/Interpret/Success/CmpXchg", "The number of times CMPXCHG was successfully interpreted.");
256 EM_REG_COUNTER_USED(&pStats->StatRZCmpXchg8b, "/EM/CPU%d/RZ/Interpret/Success/CmpXchg8b", "The number of times CMPXCHG8B was successfully interpreted.");
257 EM_REG_COUNTER_USED(&pStats->StatR3CmpXchg8b, "/EM/CPU%d/R3/Interpret/Success/CmpXchg8b", "The number of times CMPXCHG8B was successfully interpreted.");
258 EM_REG_COUNTER_USED(&pStats->StatRZXAdd, "/EM/CPU%d/RZ/Interpret/Success/XAdd", "The number of times XADD was successfully interpreted.");
259 EM_REG_COUNTER_USED(&pStats->StatR3XAdd, "/EM/CPU%d/R3/Interpret/Success/XAdd", "The number of times XADD was successfully interpreted.");
260 EM_REG_COUNTER_USED(&pStats->StatR3Rdmsr, "/EM/CPU%d/R3/Interpret/Success/Rdmsr", "The number of times RDMSR was successfully interpreted.");
261 EM_REG_COUNTER_USED(&pStats->StatRZRdmsr, "/EM/CPU%d/RZ/Interpret/Success/Rdmsr", "The number of times RDMSR was successfully interpreted.");
262 EM_REG_COUNTER_USED(&pStats->StatR3Wrmsr, "/EM/CPU%d/R3/Interpret/Success/Wrmsr", "The number of times WRMSR was successfully interpreted.");
263 EM_REG_COUNTER_USED(&pStats->StatRZWrmsr, "/EM/CPU%d/RZ/Interpret/Success/Wrmsr", "The number of times WRMSR was successfully interpreted.");
264 EM_REG_COUNTER_USED(&pStats->StatR3StosWD, "/EM/CPU%d/R3/Interpret/Success/Stoswd", "The number of times STOSWD was successfully interpreted.");
265 EM_REG_COUNTER_USED(&pStats->StatRZStosWD, "/EM/CPU%d/RZ/Interpret/Success/Stoswd", "The number of times STOSWD was successfully interpreted.");
266 EM_REG_COUNTER_USED(&pStats->StatRZWbInvd, "/EM/CPU%d/RZ/Interpret/Success/WbInvd", "The number of times WBINVD was successfully interpreted.");
267 EM_REG_COUNTER_USED(&pStats->StatR3WbInvd, "/EM/CPU%d/R3/Interpret/Success/WbInvd", "The number of times WBINVD was successfully interpreted.");
268 EM_REG_COUNTER_USED(&pStats->StatRZLmsw, "/EM/CPU%d/RZ/Interpret/Success/Lmsw", "The number of times LMSW was successfully interpreted.");
269 EM_REG_COUNTER_USED(&pStats->StatR3Lmsw, "/EM/CPU%d/R3/Interpret/Success/Lmsw", "The number of times LMSW was successfully interpreted.");
270
271 EM_REG_COUNTER(&pStats->StatRZInterpretFailed, "/EM/CPU%d/RZ/Interpret/Failed", "The number of times an instruction was not interpreted.");
272 EM_REG_COUNTER(&pStats->StatR3InterpretFailed, "/EM/CPU%d/R3/Interpret/Failed", "The number of times an instruction was not interpreted.");
273
274 EM_REG_COUNTER_USED(&pStats->StatRZFailedAnd, "/EM/CPU%d/RZ/Interpret/Failed/And", "The number of times AND was not interpreted.");
275 EM_REG_COUNTER_USED(&pStats->StatR3FailedAnd, "/EM/CPU%d/R3/Interpret/Failed/And", "The number of times AND was not interpreted.");
276 EM_REG_COUNTER_USED(&pStats->StatRZFailedCpuId, "/EM/CPU%d/RZ/Interpret/Failed/CpuId", "The number of times CPUID was not interpreted.");
277 EM_REG_COUNTER_USED(&pStats->StatR3FailedCpuId, "/EM/CPU%d/R3/Interpret/Failed/CpuId", "The number of times CPUID was not interpreted.");
278 EM_REG_COUNTER_USED(&pStats->StatRZFailedDec, "/EM/CPU%d/RZ/Interpret/Failed/Dec", "The number of times DEC was not interpreted.");
279 EM_REG_COUNTER_USED(&pStats->StatR3FailedDec, "/EM/CPU%d/R3/Interpret/Failed/Dec", "The number of times DEC was not interpreted.");
280 EM_REG_COUNTER_USED(&pStats->StatRZFailedHlt, "/EM/CPU%d/RZ/Interpret/Failed/Hlt", "The number of times HLT was not interpreted.");
281 EM_REG_COUNTER_USED(&pStats->StatR3FailedHlt, "/EM/CPU%d/R3/Interpret/Failed/Hlt", "The number of times HLT was not interpreted.");
282 EM_REG_COUNTER_USED(&pStats->StatRZFailedInc, "/EM/CPU%d/RZ/Interpret/Failed/Inc", "The number of times INC was not interpreted.");
283 EM_REG_COUNTER_USED(&pStats->StatR3FailedInc, "/EM/CPU%d/R3/Interpret/Failed/Inc", "The number of times INC was not interpreted.");
284 EM_REG_COUNTER_USED(&pStats->StatRZFailedInvlPg, "/EM/CPU%d/RZ/Interpret/Failed/InvlPg", "The number of times INVLPG was not interpreted.");
285 EM_REG_COUNTER_USED(&pStats->StatR3FailedInvlPg, "/EM/CPU%d/R3/Interpret/Failed/InvlPg", "The number of times INVLPG was not interpreted.");
286 EM_REG_COUNTER_USED(&pStats->StatRZFailedIret, "/EM/CPU%d/RZ/Interpret/Failed/Iret", "The number of times IRET was not interpreted.");
287 EM_REG_COUNTER_USED(&pStats->StatR3FailedIret, "/EM/CPU%d/R3/Interpret/Failed/Iret", "The number of times IRET was not interpreted.");
288 EM_REG_COUNTER_USED(&pStats->StatRZFailedLLdt, "/EM/CPU%d/RZ/Interpret/Failed/LLdt", "The number of times LLDT was not interpreted.");
289 EM_REG_COUNTER_USED(&pStats->StatR3FailedLLdt, "/EM/CPU%d/R3/Interpret/Failed/LLdt", "The number of times LLDT was not interpreted.");
290 EM_REG_COUNTER_USED(&pStats->StatRZFailedLIdt, "/EM/CPU%d/RZ/Interpret/Failed/LIdt", "The number of times LIDT was not interpreted.");
291 EM_REG_COUNTER_USED(&pStats->StatR3FailedLIdt, "/EM/CPU%d/R3/Interpret/Failed/LIdt", "The number of times LIDT was not interpreted.");
292 EM_REG_COUNTER_USED(&pStats->StatRZFailedLGdt, "/EM/CPU%d/RZ/Interpret/Failed/LGdt", "The number of times LGDT was not interpreted.");
293 EM_REG_COUNTER_USED(&pStats->StatR3FailedLGdt, "/EM/CPU%d/R3/Interpret/Failed/LGdt", "The number of times LGDT was not interpreted.");
294 EM_REG_COUNTER_USED(&pStats->StatRZFailedMov, "/EM/CPU%d/RZ/Interpret/Failed/Mov", "The number of times MOV was not interpreted.");
295 EM_REG_COUNTER_USED(&pStats->StatR3FailedMov, "/EM/CPU%d/R3/Interpret/Failed/Mov", "The number of times MOV was not interpreted.");
296 EM_REG_COUNTER_USED(&pStats->StatRZFailedMovCRx, "/EM/CPU%d/RZ/Interpret/Failed/MovCRx", "The number of times MOV CRx was not interpreted.");
297 EM_REG_COUNTER_USED(&pStats->StatR3FailedMovCRx, "/EM/CPU%d/R3/Interpret/Failed/MovCRx", "The number of times MOV CRx was not interpreted.");
298 EM_REG_COUNTER_USED(&pStats->StatRZFailedMovDRx, "/EM/CPU%d/RZ/Interpret/Failed/MovDRx", "The number of times MOV DRx was not interpreted.");
299 EM_REG_COUNTER_USED(&pStats->StatR3FailedMovDRx, "/EM/CPU%d/R3/Interpret/Failed/MovDRx", "The number of times MOV DRx was not interpreted.");
300 EM_REG_COUNTER_USED(&pStats->StatRZFailedOr, "/EM/CPU%d/RZ/Interpret/Failed/Or", "The number of times OR was not interpreted.");
301 EM_REG_COUNTER_USED(&pStats->StatR3FailedOr, "/EM/CPU%d/R3/Interpret/Failed/Or", "The number of times OR was not interpreted.");
302 EM_REG_COUNTER_USED(&pStats->StatRZFailedPop, "/EM/CPU%d/RZ/Interpret/Failed/Pop", "The number of times POP was not interpreted.");
303 EM_REG_COUNTER_USED(&pStats->StatR3FailedPop, "/EM/CPU%d/R3/Interpret/Failed/Pop", "The number of times POP was not interpreted.");
304 EM_REG_COUNTER_USED(&pStats->StatRZFailedSti, "/EM/CPU%d/RZ/Interpret/Failed/Sti", "The number of times STI was not interpreted.");
305 EM_REG_COUNTER_USED(&pStats->StatR3FailedSti, "/EM/CPU%d/R3/Interpret/Failed/Sti", "The number of times STI was not interpreted.");
306 EM_REG_COUNTER_USED(&pStats->StatRZFailedXchg, "/EM/CPU%d/RZ/Interpret/Failed/Xchg", "The number of times XCHG was not interpreted.");
307 EM_REG_COUNTER_USED(&pStats->StatR3FailedXchg, "/EM/CPU%d/R3/Interpret/Failed/Xchg", "The number of times XCHG was not interpreted.");
308 EM_REG_COUNTER_USED(&pStats->StatRZFailedXor, "/EM/CPU%d/RZ/Interpret/Failed/Xor", "The number of times XOR was not interpreted.");
309 EM_REG_COUNTER_USED(&pStats->StatR3FailedXor, "/EM/CPU%d/R3/Interpret/Failed/Xor", "The number of times XOR was not interpreted.");
310 EM_REG_COUNTER_USED(&pStats->StatRZFailedMonitor, "/EM/CPU%d/RZ/Interpret/Failed/Monitor", "The number of times MONITOR was not interpreted.");
311 EM_REG_COUNTER_USED(&pStats->StatR3FailedMonitor, "/EM/CPU%d/R3/Interpret/Failed/Monitor", "The number of times MONITOR was not interpreted.");
312 EM_REG_COUNTER_USED(&pStats->StatRZFailedMWait, "/EM/CPU%d/RZ/Interpret/Failed/MWait", "The number of times MWAIT was not interpreted.");
313 EM_REG_COUNTER_USED(&pStats->StatR3FailedMWait, "/EM/CPU%d/R3/Interpret/Failed/MWait", "The number of times MWAIT was not interpreted.");
314 EM_REG_COUNTER_USED(&pStats->StatRZFailedRdtsc, "/EM/CPU%d/RZ/Interpret/Failed/Rdtsc", "The number of times RDTSC was not interpreted.");
315 EM_REG_COUNTER_USED(&pStats->StatR3FailedRdtsc, "/EM/CPU%d/R3/Interpret/Failed/Rdtsc", "The number of times RDTSC was not interpreted.");
316 EM_REG_COUNTER_USED(&pStats->StatRZFailedRdpmc, "/EM/CPU%d/RZ/Interpret/Failed/Rdpmc", "The number of times RDPMC was not interpreted.");
317 EM_REG_COUNTER_USED(&pStats->StatR3FailedRdpmc, "/EM/CPU%d/R3/Interpret/Failed/Rdpmc", "The number of times RDPMC was not interpreted.");
318 EM_REG_COUNTER_USED(&pStats->StatRZFailedRdmsr, "/EM/CPU%d/RZ/Interpret/Failed/Rdmsr", "The number of times RDMSR was not interpreted.");
319 EM_REG_COUNTER_USED(&pStats->StatR3FailedRdmsr, "/EM/CPU%d/R3/Interpret/Failed/Rdmsr", "The number of times RDMSR was not interpreted.");
320 EM_REG_COUNTER_USED(&pStats->StatRZFailedWrmsr, "/EM/CPU%d/RZ/Interpret/Failed/Wrmsr", "The number of times WRMSR was not interpreted.");
321 EM_REG_COUNTER_USED(&pStats->StatR3FailedWrmsr, "/EM/CPU%d/R3/Interpret/Failed/Wrmsr", "The number of times WRMSR was not interpreted.");
322 EM_REG_COUNTER_USED(&pStats->StatRZFailedLmsw, "/EM/CPU%d/RZ/Interpret/Failed/Lmsw", "The number of times LMSW was not interpreted.");
323 EM_REG_COUNTER_USED(&pStats->StatR3FailedLmsw, "/EM/CPU%d/R3/Interpret/Failed/Lmsw", "The number of times LMSW was not interpreted.");
324
325 EM_REG_COUNTER_USED(&pStats->StatRZFailedMisc, "/EM/CPU%d/RZ/Interpret/Failed/Misc", "The number of times some misc instruction was encountered.");
326 EM_REG_COUNTER_USED(&pStats->StatR3FailedMisc, "/EM/CPU%d/R3/Interpret/Failed/Misc", "The number of times some misc instruction was encountered.");
327 EM_REG_COUNTER_USED(&pStats->StatRZFailedAdd, "/EM/CPU%d/RZ/Interpret/Failed/Add", "The number of times ADD was not interpreted.");
328 EM_REG_COUNTER_USED(&pStats->StatR3FailedAdd, "/EM/CPU%d/R3/Interpret/Failed/Add", "The number of times ADD was not interpreted.");
329 EM_REG_COUNTER_USED(&pStats->StatRZFailedAdc, "/EM/CPU%d/RZ/Interpret/Failed/Adc", "The number of times ADC was not interpreted.");
330 EM_REG_COUNTER_USED(&pStats->StatR3FailedAdc, "/EM/CPU%d/R3/Interpret/Failed/Adc", "The number of times ADC was not interpreted.");
331 EM_REG_COUNTER_USED(&pStats->StatRZFailedBtr, "/EM/CPU%d/RZ/Interpret/Failed/Btr", "The number of times BTR was not interpreted.");
332 EM_REG_COUNTER_USED(&pStats->StatR3FailedBtr, "/EM/CPU%d/R3/Interpret/Failed/Btr", "The number of times BTR was not interpreted.");
333 EM_REG_COUNTER_USED(&pStats->StatRZFailedBts, "/EM/CPU%d/RZ/Interpret/Failed/Bts", "The number of times BTS was not interpreted.");
334 EM_REG_COUNTER_USED(&pStats->StatR3FailedBts, "/EM/CPU%d/R3/Interpret/Failed/Bts", "The number of times BTS was not interpreted.");
335 EM_REG_COUNTER_USED(&pStats->StatRZFailedBtc, "/EM/CPU%d/RZ/Interpret/Failed/Btc", "The number of times BTC was not interpreted.");
336 EM_REG_COUNTER_USED(&pStats->StatR3FailedBtc, "/EM/CPU%d/R3/Interpret/Failed/Btc", "The number of times BTC was not interpreted.");
337 EM_REG_COUNTER_USED(&pStats->StatRZFailedCli, "/EM/CPU%d/RZ/Interpret/Failed/Cli", "The number of times CLI was not interpreted.");
338 EM_REG_COUNTER_USED(&pStats->StatR3FailedCli, "/EM/CPU%d/R3/Interpret/Failed/Cli", "The number of times CLI was not interpreted.");
339 EM_REG_COUNTER_USED(&pStats->StatRZFailedCmpXchg, "/EM/CPU%d/RZ/Interpret/Failed/CmpXchg", "The number of times CMPXCHG was not interpreted.");
340 EM_REG_COUNTER_USED(&pStats->StatR3FailedCmpXchg, "/EM/CPU%d/R3/Interpret/Failed/CmpXchg", "The number of times CMPXCHG was not interpreted.");
341 EM_REG_COUNTER_USED(&pStats->StatRZFailedCmpXchg8b, "/EM/CPU%d/RZ/Interpret/Failed/CmpXchg8b", "The number of times CMPXCHG8B was not interpreted.");
342 EM_REG_COUNTER_USED(&pStats->StatR3FailedCmpXchg8b, "/EM/CPU%d/R3/Interpret/Failed/CmpXchg8b", "The number of times CMPXCHG8B was not interpreted.");
343 EM_REG_COUNTER_USED(&pStats->StatRZFailedXAdd, "/EM/CPU%d/RZ/Interpret/Failed/XAdd", "The number of times XADD was not interpreted.");
344 EM_REG_COUNTER_USED(&pStats->StatR3FailedXAdd, "/EM/CPU%d/R3/Interpret/Failed/XAdd", "The number of times XADD was not interpreted.");
345 EM_REG_COUNTER_USED(&pStats->StatRZFailedMovNTPS, "/EM/CPU%d/RZ/Interpret/Failed/MovNTPS", "The number of times MOVNTPS was not interpreted.");
346 EM_REG_COUNTER_USED(&pStats->StatR3FailedMovNTPS, "/EM/CPU%d/R3/Interpret/Failed/MovNTPS", "The number of times MOVNTPS was not interpreted.");
347 EM_REG_COUNTER_USED(&pStats->StatRZFailedStosWD, "/EM/CPU%d/RZ/Interpret/Failed/StosWD", "The number of times STOSWD was not interpreted.");
348 EM_REG_COUNTER_USED(&pStats->StatR3FailedStosWD, "/EM/CPU%d/R3/Interpret/Failed/StosWD", "The number of times STOSWD was not interpreted.");
349 EM_REG_COUNTER_USED(&pStats->StatRZFailedSub, "/EM/CPU%d/RZ/Interpret/Failed/Sub", "The number of times SUB was not interpreted.");
350 EM_REG_COUNTER_USED(&pStats->StatR3FailedSub, "/EM/CPU%d/R3/Interpret/Failed/Sub", "The number of times SUB was not interpreted.");
351 EM_REG_COUNTER_USED(&pStats->StatRZFailedWbInvd, "/EM/CPU%d/RZ/Interpret/Failed/WbInvd", "The number of times WBINVD was not interpreted.");
352 EM_REG_COUNTER_USED(&pStats->StatR3FailedWbInvd, "/EM/CPU%d/R3/Interpret/Failed/WbInvd", "The number of times WBINVD was not interpreted.");
353
354 EM_REG_COUNTER_USED(&pStats->StatRZFailedUserMode, "/EM/CPU%d/RZ/Interpret/Failed/UserMode", "The number of rejections because of CPL.");
355 EM_REG_COUNTER_USED(&pStats->StatR3FailedUserMode, "/EM/CPU%d/R3/Interpret/Failed/UserMode", "The number of rejections because of CPL.");
356 EM_REG_COUNTER_USED(&pStats->StatRZFailedPrefix, "/EM/CPU%d/RZ/Interpret/Failed/Prefix", "The number of rejections because of prefix .");
357 EM_REG_COUNTER_USED(&pStats->StatR3FailedPrefix, "/EM/CPU%d/R3/Interpret/Failed/Prefix", "The number of rejections because of prefix .");
358
359 EM_REG_COUNTER_USED(&pStats->StatCli, "/EM/CPU%d/R3/PrivInst/Cli", "Number of cli instructions.");
360 EM_REG_COUNTER_USED(&pStats->StatSti, "/EM/CPU%d/R3/PrivInst/Sti", "Number of sli instructions.");
361 EM_REG_COUNTER_USED(&pStats->StatIn, "/EM/CPU%d/R3/PrivInst/In", "Number of in instructions.");
362 EM_REG_COUNTER_USED(&pStats->StatOut, "/EM/CPU%d/R3/PrivInst/Out", "Number of out instructions.");
363 EM_REG_COUNTER_USED(&pStats->StatIoRestarted, "/EM/CPU%d/R3/PrivInst/IoRestarted", "Number of restarted i/o instructions.");
364 EM_REG_COUNTER_USED(&pStats->StatHlt, "/EM/CPU%d/R3/PrivInst/Hlt", "Number of hlt instructions not handled in GC because of PATM.");
365 EM_REG_COUNTER_USED(&pStats->StatInvlpg, "/EM/CPU%d/R3/PrivInst/Invlpg", "Number of invlpg instructions.");
366 EM_REG_COUNTER_USED(&pStats->StatMisc, "/EM/CPU%d/R3/PrivInst/Misc", "Number of misc. instructions.");
367 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[0], "/EM/CPU%d/R3/PrivInst/Mov CR0, X", "Number of mov CR0 write instructions.");
368 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[1], "/EM/CPU%d/R3/PrivInst/Mov CR1, X", "Number of mov CR1 write instructions.");
369 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[2], "/EM/CPU%d/R3/PrivInst/Mov CR2, X", "Number of mov CR2 write instructions.");
370 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[3], "/EM/CPU%d/R3/PrivInst/Mov CR3, X", "Number of mov CR3 write instructions.");
371 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[4], "/EM/CPU%d/R3/PrivInst/Mov CR4, X", "Number of mov CR4 write instructions.");
372 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[0], "/EM/CPU%d/R3/PrivInst/Mov X, CR0", "Number of mov CR0 read instructions.");
373 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[1], "/EM/CPU%d/R3/PrivInst/Mov X, CR1", "Number of mov CR1 read instructions.");
374 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[2], "/EM/CPU%d/R3/PrivInst/Mov X, CR2", "Number of mov CR2 read instructions.");
375 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[3], "/EM/CPU%d/R3/PrivInst/Mov X, CR3", "Number of mov CR3 read instructions.");
376 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[4], "/EM/CPU%d/R3/PrivInst/Mov X, CR4", "Number of mov CR4 read instructions.");
377 EM_REG_COUNTER_USED(&pStats->StatMovDRx, "/EM/CPU%d/R3/PrivInst/MovDRx", "Number of mov DRx instructions.");
378 EM_REG_COUNTER_USED(&pStats->StatIret, "/EM/CPU%d/R3/PrivInst/Iret", "Number of iret instructions.");
379 EM_REG_COUNTER_USED(&pStats->StatMovLgdt, "/EM/CPU%d/R3/PrivInst/Lgdt", "Number of lgdt instructions.");
380 EM_REG_COUNTER_USED(&pStats->StatMovLidt, "/EM/CPU%d/R3/PrivInst/Lidt", "Number of lidt instructions.");
381 EM_REG_COUNTER_USED(&pStats->StatMovLldt, "/EM/CPU%d/R3/PrivInst/Lldt", "Number of lldt instructions.");
382 EM_REG_COUNTER_USED(&pStats->StatSysEnter, "/EM/CPU%d/R3/PrivInst/Sysenter", "Number of sysenter instructions.");
383 EM_REG_COUNTER_USED(&pStats->StatSysExit, "/EM/CPU%d/R3/PrivInst/Sysexit", "Number of sysexit instructions.");
384 EM_REG_COUNTER_USED(&pStats->StatSysCall, "/EM/CPU%d/R3/PrivInst/Syscall", "Number of syscall instructions.");
385 EM_REG_COUNTER_USED(&pStats->StatSysRet, "/EM/CPU%d/R3/PrivInst/Sysret", "Number of sysret instructions.");
386
387 EM_REG_COUNTER(&pVCpu->em.s.StatTotalClis, "/EM/CPU%d/Cli/Total", "Total number of cli instructions executed.");
388 pVCpu->em.s.pCliStatTree = 0;
389
390 /* these should be considered for release statistics. */
391 EM_REG_COUNTER(&pVCpu->em.s.StatIOEmu, "/PROF/CPU%d/EM/Emulation/IO", "Profiling of emR3RawExecuteIOInstruction.");
392 EM_REG_COUNTER(&pVCpu->em.s.StatPrivEmu, "/PROF/CPU%d/EM/Emulation/Priv", "Profiling of emR3RawPrivileged.");
393 EM_REG_PROFILE(&pVCpu->em.s.StatHmEntry, "/PROF/CPU%d/EM/HmEnter", "Profiling Hardware Accelerated Mode entry overhead.");
394 EM_REG_PROFILE(&pVCpu->em.s.StatHmExec, "/PROF/CPU%d/EM/HmExec", "Profiling Hardware Accelerated Mode execution.");
395 EM_REG_PROFILE(&pVCpu->em.s.StatREMEmu, "/PROF/CPU%d/EM/REMEmuSingle", "Profiling single instruction REM execution.");
396 EM_REG_PROFILE(&pVCpu->em.s.StatREMExec, "/PROF/CPU%d/EM/REMExec", "Profiling REM execution.");
397 EM_REG_PROFILE(&pVCpu->em.s.StatREMSync, "/PROF/CPU%d/EM/REMSync", "Profiling REM context syncing.");
398 EM_REG_PROFILE(&pVCpu->em.s.StatRAWEntry, "/PROF/CPU%d/EM/RAWEnter", "Profiling Raw Mode entry overhead.");
399 EM_REG_PROFILE(&pVCpu->em.s.StatRAWExec, "/PROF/CPU%d/EM/RAWExec", "Profiling Raw Mode execution.");
400 EM_REG_PROFILE(&pVCpu->em.s.StatRAWTail, "/PROF/CPU%d/EM/RAWTail", "Profiling Raw Mode tail overhead.");
401
402#endif /* VBOX_WITH_STATISTICS */
403
404 EM_REG_COUNTER(&pVCpu->em.s.StatForcedActions, "/PROF/CPU%d/EM/ForcedActions", "Profiling forced action execution.");
405 EM_REG_COUNTER(&pVCpu->em.s.StatHalted, "/PROF/CPU%d/EM/Halted", "Profiling halted state (VMR3WaitHalted).");
406 EM_REG_PROFILE_ADV(&pVCpu->em.s.StatCapped, "/PROF/CPU%d/EM/Capped", "Profiling capped state (sleep).");
407 EM_REG_COUNTER(&pVCpu->em.s.StatREMTotal, "/PROF/CPU%d/EM/REMTotal", "Profiling emR3RemExecute (excluding FFs).");
408 EM_REG_COUNTER(&pVCpu->em.s.StatRAWTotal, "/PROF/CPU%d/EM/RAWTotal", "Profiling emR3RawExecute (excluding FFs).");
409
410 EM_REG_PROFILE_ADV(&pVCpu->em.s.StatTotal, "/PROF/CPU%d/EM/Total", "Profiling EMR3ExecuteVM.");
411 }
412
413 return VINF_SUCCESS;
414}
415
416
417/**
418 * Applies relocations to data and code managed by this
419 * component. This function will be called at init and
420 * whenever the VMM need to relocate it self inside the GC.
421 *
422 * @param pVM Pointer to the VM.
423 */
424VMMR3DECL(void) EMR3Relocate(PVM pVM)
425{
426 LogFlow(("EMR3Relocate\n"));
427 for (VMCPUID i = 0; i < pVM->cCpus; i++)
428 {
429 PVMCPU pVCpu = &pVM->aCpus[i];
430 if (pVCpu->em.s.pStatsR3)
431 pVCpu->em.s.pStatsRC = MMHyperR3ToRC(pVM, pVCpu->em.s.pStatsR3);
432 }
433}
434
435
436/**
437 * Reset the EM state for a CPU.
438 *
439 * Called by EMR3Reset and hot plugging.
440 *
441 * @param pVCpu Pointer to the VMCPU.
442 */
443VMMR3DECL(void) EMR3ResetCpu(PVMCPU pVCpu)
444{
445 pVCpu->em.s.fForceRAW = false;
446
447 /* VMR3Reset may return VINF_EM_RESET or VINF_EM_SUSPEND, so transition
448 out of the HALTED state here so that enmPrevState doesn't end up as
449 HALTED when EMR3Execute returns. */
450 if (pVCpu->em.s.enmState == EMSTATE_HALTED)
451 {
452 Log(("EMR3ResetCpu: Cpu#%u %s -> %s\n", pVCpu->idCpu, emR3GetStateName(pVCpu->em.s.enmState), pVCpu->idCpu == 0 ? "EMSTATE_NONE" : "EMSTATE_WAIT_SIPI"));
453 pVCpu->em.s.enmState = pVCpu->idCpu == 0 ? EMSTATE_NONE : EMSTATE_WAIT_SIPI;
454 }
455}
456
457
458/**
459 * Reset notification.
460 *
461 * @param pVM Pointer to the VM.
462 */
463VMMR3DECL(void) EMR3Reset(PVM pVM)
464{
465 Log(("EMR3Reset: \n"));
466 for (VMCPUID i = 0; i < pVM->cCpus; i++)
467 EMR3ResetCpu(&pVM->aCpus[i]);
468}
469
470
471/**
472 * Terminates the EM.
473 *
474 * Termination means cleaning up and freeing all resources,
475 * the VM it self is at this point powered off or suspended.
476 *
477 * @returns VBox status code.
478 * @param pVM Pointer to the VM.
479 */
480VMMR3DECL(int) EMR3Term(PVM pVM)
481{
482 AssertMsg(pVM->em.s.offVM, ("bad init order!\n"));
483
484#ifdef VBOX_WITH_REM
485 PDMR3CritSectDelete(&pVM->em.s.CritSectREM);
486#endif
487 return VINF_SUCCESS;
488}
489
490
491/**
492 * Execute state save operation.
493 *
494 * @returns VBox status code.
495 * @param pVM Pointer to the VM.
496 * @param pSSM SSM operation handle.
497 */
498static DECLCALLBACK(int) emR3Save(PVM pVM, PSSMHANDLE pSSM)
499{
500 for (VMCPUID i = 0; i < pVM->cCpus; i++)
501 {
502 PVMCPU pVCpu = &pVM->aCpus[i];
503
504 int rc = SSMR3PutBool(pSSM, pVCpu->em.s.fForceRAW);
505 AssertRCReturn(rc, rc);
506
507 Assert(pVCpu->em.s.enmState == EMSTATE_SUSPENDED);
508 Assert(pVCpu->em.s.enmPrevState != EMSTATE_SUSPENDED);
509 rc = SSMR3PutU32(pSSM, pVCpu->em.s.enmPrevState);
510 AssertRCReturn(rc, rc);
511
512 /* Save mwait state. */
513 rc = SSMR3PutU32(pSSM, pVCpu->em.s.MWait.fWait);
514 AssertRCReturn(rc, rc);
515 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMWaitRAX);
516 AssertRCReturn(rc, rc);
517 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMWaitRCX);
518 AssertRCReturn(rc, rc);
519 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMonitorRAX);
520 AssertRCReturn(rc, rc);
521 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMonitorRCX);
522 AssertRCReturn(rc, rc);
523 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMonitorRDX);
524 AssertRCReturn(rc, rc);
525 }
526 return VINF_SUCCESS;
527}
528
529
530/**
531 * Execute state load operation.
532 *
533 * @returns VBox status code.
534 * @param pVM Pointer to the VM.
535 * @param pSSM SSM operation handle.
536 * @param uVersion Data layout version.
537 * @param uPass The data pass.
538 */
539static DECLCALLBACK(int) emR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
540{
541 /*
542 * Validate version.
543 */
544 if ( uVersion != EM_SAVED_STATE_VERSION
545 && uVersion != EM_SAVED_STATE_VERSION_PRE_MWAIT
546 && uVersion != EM_SAVED_STATE_VERSION_PRE_SMP)
547 {
548 AssertMsgFailed(("emR3Load: Invalid version uVersion=%d (current %d)!\n", uVersion, EM_SAVED_STATE_VERSION));
549 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
550 }
551 Assert(uPass == SSM_PASS_FINAL); NOREF(uPass);
552
553 /*
554 * Load the saved state.
555 */
556 for (VMCPUID i = 0; i < pVM->cCpus; i++)
557 {
558 PVMCPU pVCpu = &pVM->aCpus[i];
559
560 int rc = SSMR3GetBool(pSSM, &pVCpu->em.s.fForceRAW);
561 if (RT_FAILURE(rc))
562 pVCpu->em.s.fForceRAW = false;
563 AssertRCReturn(rc, rc);
564
565 if (uVersion > EM_SAVED_STATE_VERSION_PRE_SMP)
566 {
567 AssertCompile(sizeof(pVCpu->em.s.enmPrevState) == sizeof(uint32_t));
568 rc = SSMR3GetU32(pSSM, (uint32_t *)&pVCpu->em.s.enmPrevState);
569 AssertRCReturn(rc, rc);
570 Assert(pVCpu->em.s.enmPrevState != EMSTATE_SUSPENDED);
571
572 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
573 }
574 if (uVersion > EM_SAVED_STATE_VERSION_PRE_MWAIT)
575 {
576 /* Load mwait state. */
577 rc = SSMR3GetU32(pSSM, &pVCpu->em.s.MWait.fWait);
578 AssertRCReturn(rc, rc);
579 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMWaitRAX);
580 AssertRCReturn(rc, rc);
581 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMWaitRCX);
582 AssertRCReturn(rc, rc);
583 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMonitorRAX);
584 AssertRCReturn(rc, rc);
585 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMonitorRCX);
586 AssertRCReturn(rc, rc);
587 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMonitorRDX);
588 AssertRCReturn(rc, rc);
589 }
590
591 Assert(!pVCpu->em.s.pCliStatTree);
592 }
593 return VINF_SUCCESS;
594}
595
596
597/**
598 * Argument packet for emR3SetExecutionPolicy.
599 */
600struct EMR3SETEXECPOLICYARGS
601{
602 EMEXECPOLICY enmPolicy;
603 bool fEnforce;
604};
605
606
607/**
608 * @callback_method_impl{FNVMMEMTRENDEZVOUS, Rendezvous callback for EMR3SetExecutionPolicy.}
609 */
610static DECLCALLBACK(VBOXSTRICTRC) emR3SetExecutionPolicy(PVM pVM, PVMCPU pVCpu, void *pvUser)
611{
612 /*
613 * Only the first CPU changes the variables.
614 */
615 if (pVCpu->idCpu == 0)
616 {
617 struct EMR3SETEXECPOLICYARGS *pArgs = (struct EMR3SETEXECPOLICYARGS *)pvUser;
618 switch (pArgs->enmPolicy)
619 {
620 case EMEXECPOLICY_RECOMPILE_RING0:
621 pVM->fRecompileSupervisor = pArgs->fEnforce;
622 break;
623 case EMEXECPOLICY_RECOMPILE_RING3:
624 pVM->fRecompileUser = pArgs->fEnforce;
625 break;
626 default:
627 AssertFailedReturn(VERR_INVALID_PARAMETER);
628 }
629 Log(("emR3SetExecutionPolicy: fRecompileUser=%RTbool fRecompileSupervisor=%RTbool\n",
630 pVM->fRecompileUser, pVM->fRecompileSupervisor));
631 }
632
633 /*
634 * Force rescheduling if in RAW, HM or REM.
635 */
636 return pVCpu->em.s.enmState == EMSTATE_RAW
637 || pVCpu->em.s.enmState == EMSTATE_HM
638 || pVCpu->em.s.enmState == EMSTATE_REM
639 ? VINF_EM_RESCHEDULE
640 : VINF_SUCCESS;
641}
642
643
644/**
645 * Changes a the execution scheduling policy.
646 *
647 * This is used to enable or disable raw-mode / hardware-virtualization
648 * execution of user and supervisor code.
649 *
650 * @returns VINF_SUCCESS on success.
651 * @returns VINF_RESCHEDULE if a rescheduling might be required.
652 * @returns VERR_INVALID_PARAMETER on an invalid enmMode value.
653 *
654 * @param pVM Pointer to the VM.
655 * @param enmPolicy The scheduling policy to change.
656 * @param fEnforce Whether to enforce the policy or not.
657 */
658VMMR3DECL(int) EMR3SetExecutionPolicy(PVM pVM, EMEXECPOLICY enmPolicy, bool fEnforce)
659{
660 VM_ASSERT_VALID_EXT_RETURN(pVM, VERR_INVALID_VM_HANDLE);
661 AssertReturn(enmPolicy > EMEXECPOLICY_INVALID && enmPolicy < EMEXECPOLICY_END, VERR_INVALID_PARAMETER);
662
663 struct EMR3SETEXECPOLICYARGS Args = { enmPolicy, fEnforce };
664 return VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_DESCENDING, emR3SetExecutionPolicy, &Args);
665}
666
667
668/**
669 * Checks if raw ring-3 execute mode is enabled.
670 *
671 * @returns true if enabled, false if disabled.
672 * @param pUVM The user mode VM handle.
673 */
674VMMR3DECL(bool) EMR3IsRawRing3Enabled(PUVM pUVM)
675{
676 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
677 PVM pVM = pUVM->pVM;
678 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
679 return EMIsRawRing3Enabled(pVM);
680}
681
682
683/**
684 * Checks if raw ring-0 execute mode is enabled.
685 *
686 * @returns true if enabled, false if disabled.
687 * @param pUVM The user mode VM handle.
688 */
689VMMR3DECL(bool) EMR3IsRawRing0Enabled(PUVM pUVM)
690{
691 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
692 PVM pVM = pUVM->pVM;
693 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
694 return EMIsRawRing0Enabled(pVM);
695}
696
697
698/**
699 * Raise a fatal error.
700 *
701 * Safely terminate the VM with full state report and stuff. This function
702 * will naturally never return.
703 *
704 * @param pVCpu Pointer to the VMCPU.
705 * @param rc VBox status code.
706 */
707VMMR3DECL(void) EMR3FatalError(PVMCPU pVCpu, int rc)
708{
709 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
710 longjmp(pVCpu->em.s.u.FatalLongJump, rc);
711 AssertReleaseMsgFailed(("longjmp returned!\n"));
712}
713
714
715#if defined(LOG_ENABLED) || defined(VBOX_STRICT)
716/**
717 * Gets the EM state name.
718 *
719 * @returns pointer to read only state name,
720 * @param enmState The state.
721 */
722static const char *emR3GetStateName(EMSTATE enmState)
723{
724 switch (enmState)
725 {
726 case EMSTATE_NONE: return "EMSTATE_NONE";
727 case EMSTATE_RAW: return "EMSTATE_RAW";
728 case EMSTATE_HM: return "EMSTATE_HM";
729 case EMSTATE_REM: return "EMSTATE_REM";
730 case EMSTATE_HALTED: return "EMSTATE_HALTED";
731 case EMSTATE_WAIT_SIPI: return "EMSTATE_WAIT_SIPI";
732 case EMSTATE_SUSPENDED: return "EMSTATE_SUSPENDED";
733 case EMSTATE_TERMINATING: return "EMSTATE_TERMINATING";
734 case EMSTATE_DEBUG_GUEST_RAW: return "EMSTATE_DEBUG_GUEST_RAW";
735 case EMSTATE_DEBUG_GUEST_REM: return "EMSTATE_DEBUG_GUEST_REM";
736 case EMSTATE_DEBUG_HYPER: return "EMSTATE_DEBUG_HYPER";
737 case EMSTATE_GURU_MEDITATION: return "EMSTATE_GURU_MEDITATION";
738 default: return "Unknown!";
739 }
740}
741#endif /* LOG_ENABLED || VBOX_STRICT */
742
743
744/**
745 * Debug loop.
746 *
747 * @returns VBox status code for EM.
748 * @param pVM Pointer to the VM.
749 * @param pVCpu Pointer to the VMCPU.
750 * @param rc Current EM VBox status code.
751 */
752static int emR3Debug(PVM pVM, PVMCPU pVCpu, int rc)
753{
754 for (;;)
755 {
756 Log(("emR3Debug: rc=%Rrc\n", rc));
757 const int rcLast = rc;
758
759 /*
760 * Debug related RC.
761 */
762 switch (rc)
763 {
764 /*
765 * Single step an instruction.
766 */
767 case VINF_EM_DBG_STEP:
768#ifdef VBOX_WITH_RAW_MODE
769 if ( pVCpu->em.s.enmState == EMSTATE_DEBUG_GUEST_RAW
770 || pVCpu->em.s.enmState == EMSTATE_DEBUG_HYPER
771 || pVCpu->em.s.fForceRAW /* paranoia */)
772 rc = emR3RawStep(pVM, pVCpu);
773 else
774 {
775 Assert(pVCpu->em.s.enmState == EMSTATE_DEBUG_GUEST_REM);
776 rc = emR3RemStep(pVM, pVCpu);
777 }
778#else
779 AssertLogRelMsgFailed(("%Rrc\n", rc));
780 rc = VERR_EM_INTERNAL_ERROR;
781#endif
782 break;
783
784 /*
785 * Simple events: stepped, breakpoint, stop/assertion.
786 */
787 case VINF_EM_DBG_STEPPED:
788 rc = DBGFR3Event(pVM, DBGFEVENT_STEPPED);
789 break;
790
791 case VINF_EM_DBG_BREAKPOINT:
792 rc = DBGFR3EventBreakpoint(pVM, DBGFEVENT_BREAKPOINT);
793 break;
794
795 case VINF_EM_DBG_STOP:
796 rc = DBGFR3EventSrc(pVM, DBGFEVENT_DEV_STOP, NULL, 0, NULL, NULL);
797 break;
798
799 case VINF_EM_DBG_HYPER_STEPPED:
800 rc = DBGFR3Event(pVM, DBGFEVENT_STEPPED_HYPER);
801 break;
802
803 case VINF_EM_DBG_HYPER_BREAKPOINT:
804 rc = DBGFR3EventBreakpoint(pVM, DBGFEVENT_BREAKPOINT_HYPER);
805 break;
806
807 case VINF_EM_DBG_HYPER_ASSERTION:
808 RTPrintf("\nVINF_EM_DBG_HYPER_ASSERTION:\n%s%s\n", VMMR3GetRZAssertMsg1(pVM), VMMR3GetRZAssertMsg2(pVM));
809 RTLogFlush(NULL);
810 rc = DBGFR3EventAssertion(pVM, DBGFEVENT_ASSERTION_HYPER, VMMR3GetRZAssertMsg1(pVM), VMMR3GetRZAssertMsg2(pVM));
811 break;
812
813 /*
814 * Guru meditation.
815 */
816 case VERR_VMM_RING0_ASSERTION: /** @todo Make a guru meditation event! */
817 rc = DBGFR3EventSrc(pVM, DBGFEVENT_FATAL_ERROR, "VERR_VMM_RING0_ASSERTION", 0, NULL, NULL);
818 break;
819 case VERR_REM_TOO_MANY_TRAPS: /** @todo Make a guru meditation event! */
820 rc = DBGFR3EventSrc(pVM, DBGFEVENT_DEV_STOP, "VERR_REM_TOO_MANY_TRAPS", 0, NULL, NULL);
821 break;
822
823 default: /** @todo don't use default for guru, but make special errors code! */
824 rc = DBGFR3Event(pVM, DBGFEVENT_FATAL_ERROR);
825 break;
826 }
827
828 /*
829 * Process the result.
830 */
831 do
832 {
833 switch (rc)
834 {
835 /*
836 * Continue the debugging loop.
837 */
838 case VINF_EM_DBG_STEP:
839 case VINF_EM_DBG_STOP:
840 case VINF_EM_DBG_STEPPED:
841 case VINF_EM_DBG_BREAKPOINT:
842 case VINF_EM_DBG_HYPER_STEPPED:
843 case VINF_EM_DBG_HYPER_BREAKPOINT:
844 case VINF_EM_DBG_HYPER_ASSERTION:
845 break;
846
847 /*
848 * Resuming execution (in some form) has to be done here if we got
849 * a hypervisor debug event.
850 */
851 case VINF_SUCCESS:
852 case VINF_EM_RESUME:
853 case VINF_EM_SUSPEND:
854 case VINF_EM_RESCHEDULE:
855 case VINF_EM_RESCHEDULE_RAW:
856 case VINF_EM_RESCHEDULE_REM:
857 case VINF_EM_HALT:
858 if (pVCpu->em.s.enmState == EMSTATE_DEBUG_HYPER)
859 {
860#ifdef VBOX_WITH_RAW_MODE
861 rc = emR3RawResumeHyper(pVM, pVCpu);
862 if (rc != VINF_SUCCESS && RT_SUCCESS(rc))
863 continue;
864#else
865 AssertLogRelMsgFailedReturn(("Not implemented\n", rc), VERR_EM_INTERNAL_ERROR);
866#endif
867 }
868 if (rc == VINF_SUCCESS)
869 rc = VINF_EM_RESCHEDULE;
870 return rc;
871
872 /*
873 * The debugger isn't attached.
874 * We'll simply turn the thing off since that's the easiest thing to do.
875 */
876 case VERR_DBGF_NOT_ATTACHED:
877 switch (rcLast)
878 {
879 case VINF_EM_DBG_HYPER_STEPPED:
880 case VINF_EM_DBG_HYPER_BREAKPOINT:
881 case VINF_EM_DBG_HYPER_ASSERTION:
882 case VERR_TRPM_PANIC:
883 case VERR_TRPM_DONT_PANIC:
884 case VERR_VMM_RING0_ASSERTION:
885 case VERR_VMM_HYPER_CR3_MISMATCH:
886 case VERR_VMM_RING3_CALL_DISABLED:
887 return rcLast;
888 }
889 return VINF_EM_OFF;
890
891 /*
892 * Status codes terminating the VM in one or another sense.
893 */
894 case VINF_EM_TERMINATE:
895 case VINF_EM_OFF:
896 case VINF_EM_RESET:
897 case VINF_EM_NO_MEMORY:
898 case VINF_EM_RAW_STALE_SELECTOR:
899 case VINF_EM_RAW_IRET_TRAP:
900 case VERR_TRPM_PANIC:
901 case VERR_TRPM_DONT_PANIC:
902 case VERR_IEM_INSTR_NOT_IMPLEMENTED:
903 case VERR_IEM_ASPECT_NOT_IMPLEMENTED:
904 case VERR_VMM_RING0_ASSERTION:
905 case VERR_VMM_HYPER_CR3_MISMATCH:
906 case VERR_VMM_RING3_CALL_DISABLED:
907 case VERR_INTERNAL_ERROR:
908 case VERR_INTERNAL_ERROR_2:
909 case VERR_INTERNAL_ERROR_3:
910 case VERR_INTERNAL_ERROR_4:
911 case VERR_INTERNAL_ERROR_5:
912 case VERR_IPE_UNEXPECTED_STATUS:
913 case VERR_IPE_UNEXPECTED_INFO_STATUS:
914 case VERR_IPE_UNEXPECTED_ERROR_STATUS:
915 return rc;
916
917 /*
918 * The rest is unexpected, and will keep us here.
919 */
920 default:
921 AssertMsgFailed(("Unexpected rc %Rrc!\n", rc));
922 break;
923 }
924 } while (false);
925 } /* debug for ever */
926}
927
928/**
929 * Steps recompiled code.
930 *
931 * @returns VBox status code. The most important ones are: VINF_EM_STEP_EVENT,
932 * VINF_EM_RESCHEDULE, VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
933 *
934 * @param pVM Pointer to the VM.
935 * @param pVCpu Pointer to the VMCPU.
936 */
937static int emR3RemStep(PVM pVM, PVMCPU pVCpu)
938{
939 LogFlow(("emR3RemStep: cs:eip=%04x:%08x\n", CPUMGetGuestCS(pVCpu), CPUMGetGuestEIP(pVCpu)));
940
941#ifdef VBOX_WITH_REM
942 EMRemLock(pVM);
943
944 /*
945 * Switch to REM, step instruction, switch back.
946 */
947 int rc = REMR3State(pVM, pVCpu);
948 if (RT_SUCCESS(rc))
949 {
950 rc = REMR3Step(pVM, pVCpu);
951 REMR3StateBack(pVM, pVCpu);
952 }
953 EMRemUnlock(pVM);
954
955#else
956 int rc = VBOXSTRICTRC_TODO(IEMExecOne(pVCpu)); NOREF(pVM);
957#endif
958
959 LogFlow(("emR3RemStep: returns %Rrc cs:eip=%04x:%08x\n", rc, CPUMGetGuestCS(pVCpu), CPUMGetGuestEIP(pVCpu)));
960 return rc;
961}
962
963
964/**
965 * emR3RemExecute helper that syncs the state back from REM and leave the REM
966 * critical section.
967 *
968 * @returns false - new fInREMState value.
969 * @param pVM Pointer to the VM.
970 * @param pVCpu Pointer to the VMCPU.
971 */
972DECLINLINE(bool) emR3RemExecuteSyncBack(PVM pVM, PVMCPU pVCpu)
973{
974#ifdef VBOX_WITH_REM
975 STAM_PROFILE_START(&pVCpu->em.s.StatREMSync, a);
976 REMR3StateBack(pVM, pVCpu);
977 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMSync, a);
978
979 EMRemUnlock(pVM);
980#endif
981 return false;
982}
983
984
985/**
986 * Executes recompiled code.
987 *
988 * This function contains the recompiler version of the inner
989 * execution loop (the outer loop being in EMR3ExecuteVM()).
990 *
991 * @returns VBox status code. The most important ones are: VINF_EM_RESCHEDULE,
992 * VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
993 *
994 * @param pVM Pointer to the VM.
995 * @param pVCpu Pointer to the VMCPU.
996 * @param pfFFDone Where to store an indicator telling whether or not
997 * FFs were done before returning.
998 *
999 */
1000static int emR3RemExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone)
1001{
1002#ifdef LOG_ENABLED
1003 PCPUMCTX pCtx = pVCpu->em.s.pCtx;
1004 uint32_t cpl = CPUMGetGuestCPL(pVCpu);
1005
1006 if (pCtx->eflags.Bits.u1VM)
1007 Log(("EMV86: %04X:%08X IF=%d\n", pCtx->cs.Sel, pCtx->eip, pCtx->eflags.Bits.u1IF));
1008 else
1009 Log(("EMR%d: %04X:%08X ESP=%08X IF=%d CR0=%x eflags=%x\n", cpl, pCtx->cs.Sel, pCtx->eip, pCtx->esp, pCtx->eflags.Bits.u1IF, (uint32_t)pCtx->cr0, pCtx->eflags.u));
1010#endif
1011 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatREMTotal, a);
1012
1013#if defined(VBOX_STRICT) && defined(DEBUG_bird)
1014 AssertMsg( VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL)
1015 || !MMHyperIsInsideArea(pVM, CPUMGetGuestEIP(pVCpu)), /** @todo @bugref{1419} - get flat address. */
1016 ("cs:eip=%RX16:%RX32\n", CPUMGetGuestCS(pVCpu), CPUMGetGuestEIP(pVCpu)));
1017#endif
1018
1019 /*
1020 * Spin till we get a forced action which returns anything but VINF_SUCCESS
1021 * or the REM suggests raw-mode execution.
1022 */
1023 *pfFFDone = false;
1024#ifdef VBOX_WITH_REM
1025 bool fInREMState = false;
1026#endif
1027 int rc = VINF_SUCCESS;
1028 for (;;)
1029 {
1030#ifdef VBOX_WITH_REM
1031 /*
1032 * Lock REM and update the state if not already in sync.
1033 *
1034 * Note! Big lock, but you are not supposed to own any lock when
1035 * coming in here.
1036 */
1037 if (!fInREMState)
1038 {
1039 EMRemLock(pVM);
1040 STAM_PROFILE_START(&pVCpu->em.s.StatREMSync, b);
1041
1042 /* Flush the recompiler translation blocks if the VCPU has changed,
1043 also force a full CPU state resync. */
1044 if (pVM->em.s.idLastRemCpu != pVCpu->idCpu)
1045 {
1046 REMFlushTBs(pVM);
1047 CPUMSetChangedFlags(pVCpu, CPUM_CHANGED_ALL);
1048 }
1049 pVM->em.s.idLastRemCpu = pVCpu->idCpu;
1050
1051 rc = REMR3State(pVM, pVCpu);
1052
1053 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMSync, b);
1054 if (RT_FAILURE(rc))
1055 break;
1056 fInREMState = true;
1057
1058 /*
1059 * We might have missed the raising of VMREQ, TIMER and some other
1060 * important FFs while we were busy switching the state. So, check again.
1061 */
1062 if ( VM_FF_ISPENDING(pVM, VM_FF_REQUEST | VM_FF_PDM_QUEUES | VM_FF_DBGF | VM_FF_CHECK_VM_STATE | VM_FF_RESET)
1063 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_TIMER | VMCPU_FF_REQUEST))
1064 {
1065 LogFlow(("emR3RemExecute: Skipping run, because FF is set. %#x\n", pVM->fGlobalForcedActions));
1066 goto l_REMDoForcedActions;
1067 }
1068 }
1069#endif
1070
1071 /*
1072 * Execute REM.
1073 */
1074 if (RT_LIKELY(EMR3IsExecutionAllowed(pVM, pVCpu)))
1075 {
1076 STAM_PROFILE_START(&pVCpu->em.s.StatREMExec, c);
1077#ifdef VBOX_WITH_REM
1078 rc = REMR3Run(pVM, pVCpu);
1079#else
1080 rc = VBOXSTRICTRC_TODO(IEMExecLots(pVCpu));
1081#endif
1082 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMExec, c);
1083 }
1084 else
1085 {
1086 /* Give up this time slice; virtual time continues */
1087 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatCapped, u);
1088 RTThreadSleep(5);
1089 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatCapped, u);
1090 rc = VINF_SUCCESS;
1091 }
1092
1093 /*
1094 * Deal with high priority post execution FFs before doing anything
1095 * else. Sync back the state and leave the lock to be on the safe side.
1096 */
1097 if ( VM_FF_ISPENDING(pVM, VM_FF_HIGH_PRIORITY_POST_MASK)
1098 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_POST_MASK))
1099 {
1100#ifdef VBOX_WITH_REM
1101 fInREMState = emR3RemExecuteSyncBack(pVM, pVCpu);
1102#endif
1103 rc = emR3HighPriorityPostForcedActions(pVM, pVCpu, rc);
1104 }
1105
1106 /*
1107 * Process the returned status code.
1108 */
1109 if (rc != VINF_SUCCESS)
1110 {
1111 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
1112 break;
1113 if (rc != VINF_REM_INTERRUPED_FF)
1114 {
1115 /*
1116 * Anything which is not known to us means an internal error
1117 * and the termination of the VM!
1118 */
1119 AssertMsg(rc == VERR_REM_TOO_MANY_TRAPS, ("Unknown GC return code: %Rra\n", rc));
1120 break;
1121 }
1122 }
1123
1124
1125 /*
1126 * Check and execute forced actions.
1127 *
1128 * Sync back the VM state and leave the lock before calling any of
1129 * these, you never know what's going to happen here.
1130 */
1131#ifdef VBOX_HIGH_RES_TIMERS_HACK
1132 TMTimerPollVoid(pVM, pVCpu);
1133#endif
1134 AssertCompile((VMCPU_FF_ALL_REM_MASK & ~(VMCPU_FF_CSAM_PENDING_ACTION | VMCPU_FF_CSAM_SCAN_PAGE)) & VMCPU_FF_TIMER);
1135 if ( VM_FF_ISPENDING(pVM, VM_FF_ALL_REM_MASK)
1136 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_ALL_REM_MASK & ~(VMCPU_FF_CSAM_PENDING_ACTION | VMCPU_FF_CSAM_SCAN_PAGE)))
1137 {
1138l_REMDoForcedActions:
1139#ifdef VBOX_WITH_REM
1140 if (fInREMState)
1141 fInREMState = emR3RemExecuteSyncBack(pVM, pVCpu);
1142#endif
1143 STAM_REL_PROFILE_ADV_SUSPEND(&pVCpu->em.s.StatREMTotal, a);
1144 rc = emR3ForcedActions(pVM, pVCpu, rc);
1145 VBOXVMM_EM_FF_ALL_RET(pVCpu, rc);
1146 STAM_REL_PROFILE_ADV_RESUME(&pVCpu->em.s.StatREMTotal, a);
1147 if ( rc != VINF_SUCCESS
1148 && rc != VINF_EM_RESCHEDULE_REM)
1149 {
1150 *pfFFDone = true;
1151 break;
1152 }
1153 }
1154
1155 } /* The Inner Loop, recompiled execution mode version. */
1156
1157
1158#ifdef VBOX_WITH_REM
1159 /*
1160 * Returning. Sync back the VM state if required.
1161 */
1162 if (fInREMState)
1163 fInREMState = emR3RemExecuteSyncBack(pVM, pVCpu);
1164#endif
1165
1166 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatREMTotal, a);
1167 return rc;
1168}
1169
1170
1171#ifdef DEBUG
1172
1173int emR3SingleStepExecRem(PVM pVM, PVMCPU pVCpu, uint32_t cIterations)
1174{
1175 EMSTATE enmOldState = pVCpu->em.s.enmState;
1176
1177 pVCpu->em.s.enmState = EMSTATE_DEBUG_GUEST_REM;
1178
1179 Log(("Single step BEGIN:\n"));
1180 for (uint32_t i = 0; i < cIterations; i++)
1181 {
1182 DBGFR3PrgStep(pVCpu);
1183 DBGFR3DisasInstrCurrentLog(pVCpu, "RSS: ");
1184 emR3RemStep(pVM, pVCpu);
1185 if (emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx) != EMSTATE_REM)
1186 break;
1187 }
1188 Log(("Single step END:\n"));
1189 CPUMSetGuestEFlags(pVCpu, CPUMGetGuestEFlags(pVCpu) & ~X86_EFL_TF);
1190 pVCpu->em.s.enmState = enmOldState;
1191 return VINF_EM_RESCHEDULE;
1192}
1193
1194#endif /* DEBUG */
1195
1196
1197/**
1198 * Decides whether to execute RAW, HWACC or REM.
1199 *
1200 * @returns new EM state
1201 * @param pVM Pointer to the VM.
1202 * @param pVCpu Pointer to the VMCPU.
1203 * @param pCtx Pointer to the guest CPU context.
1204 */
1205EMSTATE emR3Reschedule(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
1206{
1207#ifdef IEM_VERIFICATION_MODE
1208 return EMSTATE_REM;
1209#else
1210
1211 /*
1212 * When forcing raw-mode execution, things are simple.
1213 */
1214 if (pVCpu->em.s.fForceRAW)
1215 return EMSTATE_RAW;
1216
1217 /*
1218 * We stay in the wait for SIPI state unless explicitly told otherwise.
1219 */
1220 if (pVCpu->em.s.enmState == EMSTATE_WAIT_SIPI)
1221 return EMSTATE_WAIT_SIPI;
1222
1223 /* !!! THIS MUST BE IN SYNC WITH remR3CanExecuteRaw !!! */
1224 /* !!! THIS MUST BE IN SYNC WITH remR3CanExecuteRaw !!! */
1225 /* !!! THIS MUST BE IN SYNC WITH remR3CanExecuteRaw !!! */
1226
1227 X86EFLAGS EFlags = pCtx->eflags;
1228 if (HMIsEnabled(pVM))
1229 {
1230 /*
1231 * Hardware accelerated raw-mode:
1232 *
1233 * Typically only 32-bits protected mode, with paging enabled, code is
1234 * allowed here.
1235 */
1236 if ( EMIsHwVirtExecutionEnabled(pVM)
1237 && HMR3CanExecuteGuest(pVM, pCtx))
1238 return EMSTATE_HM;
1239
1240 /*
1241 * Note! Raw mode and hw accelerated mode are incompatible. The latter
1242 * turns off monitoring features essential for raw mode!
1243 */
1244 return EMSTATE_REM;
1245 }
1246
1247 /*
1248 * Standard raw-mode:
1249 *
1250 * Here we only support 16 & 32 bits protected mode ring 3 code that has no IO privileges
1251 * or 32 bits protected mode ring 0 code
1252 *
1253 * The tests are ordered by the likelihood of being true during normal execution.
1254 */
1255 if (EFlags.u32 & (X86_EFL_TF /* | HF_INHIBIT_IRQ_MASK*/))
1256 {
1257 Log2(("raw mode refused: EFlags=%#x\n", EFlags.u32));
1258 return EMSTATE_REM;
1259 }
1260
1261# ifndef VBOX_RAW_V86
1262 if (EFlags.u32 & X86_EFL_VM) {
1263 Log2(("raw mode refused: VM_MASK\n"));
1264 return EMSTATE_REM;
1265 }
1266# endif
1267
1268 /** @todo check up the X86_CR0_AM flag in respect to raw mode!!! We're probably not emulating it right! */
1269 uint32_t u32CR0 = pCtx->cr0;
1270 if ((u32CR0 & (X86_CR0_PG | X86_CR0_PE)) != (X86_CR0_PG | X86_CR0_PE))
1271 {
1272 //Log2(("raw mode refused: %s%s%s\n", (u32CR0 & X86_CR0_PG) ? "" : " !PG", (u32CR0 & X86_CR0_PE) ? "" : " !PE", (u32CR0 & X86_CR0_AM) ? "" : " !AM"));
1273 return EMSTATE_REM;
1274 }
1275
1276 if (pCtx->cr4 & X86_CR4_PAE)
1277 {
1278 uint32_t u32Dummy, u32Features;
1279
1280 CPUMGetGuestCpuId(pVCpu, 1, &u32Dummy, &u32Dummy, &u32Dummy, &u32Features);
1281 if (!(u32Features & X86_CPUID_FEATURE_EDX_PAE))
1282 return EMSTATE_REM;
1283 }
1284
1285 unsigned uSS = pCtx->ss.Sel;
1286 if ( pCtx->eflags.Bits.u1VM
1287 || (uSS & X86_SEL_RPL) == 3)
1288 {
1289 if (!EMIsRawRing3Enabled(pVM))
1290 return EMSTATE_REM;
1291
1292 if (!(EFlags.u32 & X86_EFL_IF))
1293 {
1294 Log2(("raw mode refused: IF (RawR3)\n"));
1295 return EMSTATE_REM;
1296 }
1297
1298 if (!(u32CR0 & X86_CR0_WP) && EMIsRawRing0Enabled(pVM))
1299 {
1300 Log2(("raw mode refused: CR0.WP + RawR0\n"));
1301 return EMSTATE_REM;
1302 }
1303 }
1304 else
1305 {
1306 if (!EMIsRawRing0Enabled(pVM))
1307 return EMSTATE_REM;
1308
1309 /* Only ring 0 supervisor code. */
1310 if ((uSS & X86_SEL_RPL) != 0)
1311 {
1312 Log2(("raw r0 mode refused: CPL %d\n", uSS & X86_SEL_RPL));
1313 return EMSTATE_REM;
1314 }
1315
1316 // Let's start with pure 32 bits ring 0 code first
1317 /** @todo What's pure 32-bit mode? flat? */
1318 if ( !(pCtx->ss.Attr.n.u1DefBig)
1319 || !(pCtx->cs.Attr.n.u1DefBig))
1320 {
1321 Log2(("raw r0 mode refused: SS/CS not 32bit\n"));
1322 return EMSTATE_REM;
1323 }
1324
1325 /* Write protection must be turned on, or else the guest can overwrite our hypervisor code and data. */
1326 if (!(u32CR0 & X86_CR0_WP))
1327 {
1328 Log2(("raw r0 mode refused: CR0.WP=0!\n"));
1329 return EMSTATE_REM;
1330 }
1331
1332 if (PATMShouldUseRawMode(pVM, (RTGCPTR)pCtx->eip))
1333 {
1334 Log2(("raw r0 mode forced: patch code\n"));
1335 return EMSTATE_RAW;
1336 }
1337
1338# if !defined(VBOX_ALLOW_IF0) && !defined(VBOX_RUN_INTERRUPT_GATE_HANDLERS)
1339 if (!(EFlags.u32 & X86_EFL_IF))
1340 {
1341 ////Log2(("R0: IF=0 VIF=%d %08X\n", eip, pVMeflags));
1342 //Log2(("RR0: Interrupts turned off; fall back to emulation\n"));
1343 return EMSTATE_REM;
1344 }
1345# endif
1346
1347 /** @todo still necessary??? */
1348 if (EFlags.Bits.u2IOPL != 0)
1349 {
1350 Log2(("raw r0 mode refused: IOPL %d\n", EFlags.Bits.u2IOPL));
1351 return EMSTATE_REM;
1352 }
1353 }
1354
1355 /*
1356 * Stale hidden selectors means raw-mode is unsafe (being very careful).
1357 */
1358 if (pCtx->cs.fFlags & CPUMSELREG_FLAGS_STALE)
1359 {
1360 Log2(("raw mode refused: stale CS\n"));
1361 return EMSTATE_REM;
1362 }
1363 if (pCtx->ss.fFlags & CPUMSELREG_FLAGS_STALE)
1364 {
1365 Log2(("raw mode refused: stale SS\n"));
1366 return EMSTATE_REM;
1367 }
1368 if (pCtx->ds.fFlags & CPUMSELREG_FLAGS_STALE)
1369 {
1370 Log2(("raw mode refused: stale DS\n"));
1371 return EMSTATE_REM;
1372 }
1373 if (pCtx->es.fFlags & CPUMSELREG_FLAGS_STALE)
1374 {
1375 Log2(("raw mode refused: stale ES\n"));
1376 return EMSTATE_REM;
1377 }
1378 if (pCtx->fs.fFlags & CPUMSELREG_FLAGS_STALE)
1379 {
1380 Log2(("raw mode refused: stale FS\n"));
1381 return EMSTATE_REM;
1382 }
1383 if (pCtx->gs.fFlags & CPUMSELREG_FLAGS_STALE)
1384 {
1385 Log2(("raw mode refused: stale GS\n"));
1386 return EMSTATE_REM;
1387 }
1388
1389 /*Assert(PGMPhysIsA20Enabled(pVCpu));*/
1390 return EMSTATE_RAW;
1391#endif /* !IEM_VERIFICATION_MODE */
1392
1393}
1394
1395
1396/**
1397 * Executes all high priority post execution force actions.
1398 *
1399 * @returns rc or a fatal status code.
1400 *
1401 * @param pVM Pointer to the VM.
1402 * @param pVCpu Pointer to the VMCPU.
1403 * @param rc The current rc.
1404 */
1405int emR3HighPriorityPostForcedActions(PVM pVM, PVMCPU pVCpu, int rc)
1406{
1407 VBOXVMM_EM_FF_HIGH(pVCpu, pVM->fGlobalForcedActions, pVCpu->fLocalForcedActions, rc);
1408
1409 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_PDM_CRITSECT))
1410 PDMCritSectFF(pVCpu);
1411
1412 /* Update CR3 (Nested Paging case for HM). */
1413 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_CR3))
1414 {
1415 int rc2 = PGMUpdateCR3(pVCpu, CPUMGetGuestCR3(pVCpu));
1416 if (RT_FAILURE(rc2))
1417 return rc2;
1418 Assert(!VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_CR3));
1419 }
1420
1421 /* Update PAE PDPEs. This must be done *after* PGMUpdateCR3() and used only by the Nested Paging case for HM. */
1422 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_PAE_PDPES))
1423 {
1424 Assert(CPUMIsGuestInPAEMode(pVCpu));
1425 PX86PDPE pPdpes = HMGetPaePdpes(pVCpu);
1426 AssertPtr(pPdpes);
1427
1428 int rc2 = PGMGstUpdatePaePdpes(pVCpu, pPdpes);
1429 if (RT_FAILURE(rc2))
1430 return rc2;
1431 Assert(!VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_PAE_PDPES));
1432 }
1433
1434 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_CSAM_PENDING_ACTION))
1435 CSAMR3DoPendingAction(pVM, pVCpu);
1436
1437 if (VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1438 {
1439 if ( rc > VINF_EM_NO_MEMORY
1440 && rc <= VINF_EM_LAST)
1441 rc = VINF_EM_NO_MEMORY;
1442 }
1443
1444 return rc;
1445}
1446
1447
1448/**
1449 * Executes all pending forced actions.
1450 *
1451 * Forced actions can cause execution delays and execution
1452 * rescheduling. The first we deal with using action priority, so
1453 * that for instance pending timers aren't scheduled and ran until
1454 * right before execution. The rescheduling we deal with using
1455 * return codes. The same goes for VM termination, only in that case
1456 * we exit everything.
1457 *
1458 * @returns VBox status code of equal or greater importance/severity than rc.
1459 * The most important ones are: VINF_EM_RESCHEDULE,
1460 * VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
1461 *
1462 * @param pVM Pointer to the VM.
1463 * @param pVCpu Pointer to the VMCPU.
1464 * @param rc The current rc.
1465 *
1466 */
1467int emR3ForcedActions(PVM pVM, PVMCPU pVCpu, int rc)
1468{
1469 STAM_REL_PROFILE_START(&pVCpu->em.s.StatForcedActions, a);
1470#ifdef VBOX_STRICT
1471 int rcIrq = VINF_SUCCESS;
1472#endif
1473 int rc2;
1474#define UPDATE_RC() \
1475 do { \
1476 AssertMsg(rc2 <= 0 || (rc2 >= VINF_EM_FIRST && rc2 <= VINF_EM_LAST), ("Invalid FF return code: %Rra\n", rc2)); \
1477 if (rc2 == VINF_SUCCESS || rc < VINF_SUCCESS) \
1478 break; \
1479 if (!rc || rc2 < rc) \
1480 rc = rc2; \
1481 } while (0)
1482 VBOXVMM_EM_FF_ALL(pVCpu, pVM->fGlobalForcedActions, pVCpu->fLocalForcedActions, rc);
1483
1484 /*
1485 * Post execution chunk first.
1486 */
1487 if ( VM_FF_ISPENDING(pVM, VM_FF_NORMAL_PRIORITY_POST_MASK)
1488 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_NORMAL_PRIORITY_POST_MASK))
1489 {
1490 /*
1491 * EMT Rendezvous (must be serviced before termination).
1492 */
1493 if (VM_FF_ISPENDING(pVM, VM_FF_EMT_RENDEZVOUS))
1494 {
1495 rc2 = VMMR3EmtRendezvousFF(pVM, pVCpu);
1496 UPDATE_RC();
1497 /** @todo HACK ALERT! The following test is to make sure EM+TM
1498 * thinks the VM is stopped/reset before the next VM state change
1499 * is made. We need a better solution for this, or at least make it
1500 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1501 * VINF_EM_SUSPEND). */
1502 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1503 {
1504 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1505 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1506 return rc;
1507 }
1508 }
1509
1510 /*
1511 * State change request (cleared by vmR3SetStateLocked).
1512 */
1513 if (VM_FF_ISPENDING(pVM, VM_FF_CHECK_VM_STATE))
1514 {
1515 VMSTATE enmState = VMR3GetState(pVM);
1516 switch (enmState)
1517 {
1518 case VMSTATE_FATAL_ERROR:
1519 case VMSTATE_FATAL_ERROR_LS:
1520 Log2(("emR3ForcedActions: %s -> VINF_EM_SUSPEND\n", VMGetStateName(enmState) ));
1521 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1522 return VINF_EM_SUSPEND;
1523
1524 case VMSTATE_DESTROYING:
1525 Log2(("emR3ForcedActions: %s -> VINF_EM_TERMINATE\n", VMGetStateName(enmState) ));
1526 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1527 return VINF_EM_TERMINATE;
1528
1529 default:
1530 AssertMsgFailed(("%s\n", VMGetStateName(enmState)));
1531 }
1532 }
1533
1534 /*
1535 * Debugger Facility polling.
1536 */
1537 if (VM_FF_ISPENDING(pVM, VM_FF_DBGF))
1538 {
1539 rc2 = DBGFR3VMMForcedAction(pVM);
1540 UPDATE_RC();
1541 }
1542
1543 /*
1544 * Postponed reset request.
1545 */
1546 if (VM_FF_TESTANDCLEAR(pVM, VM_FF_RESET))
1547 {
1548 rc2 = VMR3Reset(pVM->pUVM);
1549 UPDATE_RC();
1550 }
1551
1552 /*
1553 * CSAM page scanning.
1554 */
1555 if ( !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY)
1556 && VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_CSAM_SCAN_PAGE))
1557 {
1558 PCPUMCTX pCtx = pVCpu->em.s.pCtx;
1559
1560 /** @todo: check for 16 or 32 bits code! (D bit in the code selector) */
1561 Log(("Forced action VMCPU_FF_CSAM_SCAN_PAGE\n"));
1562
1563 CSAMR3CheckCodeEx(pVM, CPUMCTX2CORE(pCtx), pCtx->eip);
1564 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_CSAM_SCAN_PAGE);
1565 }
1566
1567 /*
1568 * Out of memory? Putting this after CSAM as it may in theory cause us to run out of memory.
1569 */
1570 if (VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1571 {
1572 rc2 = PGMR3PhysAllocateHandyPages(pVM);
1573 UPDATE_RC();
1574 if (rc == VINF_EM_NO_MEMORY)
1575 return rc;
1576 }
1577
1578 /* check that we got them all */
1579 AssertCompile(VM_FF_NORMAL_PRIORITY_POST_MASK == (VM_FF_CHECK_VM_STATE | VM_FF_DBGF | VM_FF_RESET | VM_FF_PGM_NO_MEMORY | VM_FF_EMT_RENDEZVOUS));
1580 AssertCompile(VMCPU_FF_NORMAL_PRIORITY_POST_MASK == VMCPU_FF_CSAM_SCAN_PAGE);
1581 }
1582
1583 /*
1584 * Normal priority then.
1585 * (Executed in no particular order.)
1586 */
1587 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_NORMAL_PRIORITY_MASK, VM_FF_PGM_NO_MEMORY))
1588 {
1589 /*
1590 * PDM Queues are pending.
1591 */
1592 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PDM_QUEUES, VM_FF_PGM_NO_MEMORY))
1593 PDMR3QueueFlushAll(pVM);
1594
1595 /*
1596 * PDM DMA transfers are pending.
1597 */
1598 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PDM_DMA, VM_FF_PGM_NO_MEMORY))
1599 PDMR3DmaRun(pVM);
1600
1601 /*
1602 * EMT Rendezvous (make sure they are handled before the requests).
1603 */
1604 if (VM_FF_ISPENDING(pVM, VM_FF_EMT_RENDEZVOUS))
1605 {
1606 rc2 = VMMR3EmtRendezvousFF(pVM, pVCpu);
1607 UPDATE_RC();
1608 /** @todo HACK ALERT! The following test is to make sure EM+TM
1609 * thinks the VM is stopped/reset before the next VM state change
1610 * is made. We need a better solution for this, or at least make it
1611 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1612 * VINF_EM_SUSPEND). */
1613 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1614 {
1615 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1616 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1617 return rc;
1618 }
1619 }
1620
1621 /*
1622 * Requests from other threads.
1623 */
1624 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_REQUEST, VM_FF_PGM_NO_MEMORY))
1625 {
1626 rc2 = VMR3ReqProcessU(pVM->pUVM, VMCPUID_ANY, false /*fPriorityOnly*/);
1627 if (rc2 == VINF_EM_OFF || rc2 == VINF_EM_TERMINATE) /** @todo this shouldn't be necessary */
1628 {
1629 Log2(("emR3ForcedActions: returns %Rrc\n", rc2));
1630 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1631 return rc2;
1632 }
1633 UPDATE_RC();
1634 /** @todo HACK ALERT! The following test is to make sure EM+TM
1635 * thinks the VM is stopped/reset before the next VM state change
1636 * is made. We need a better solution for this, or at least make it
1637 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1638 * VINF_EM_SUSPEND). */
1639 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1640 {
1641 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1642 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1643 return rc;
1644 }
1645 }
1646
1647#ifdef VBOX_WITH_REM
1648 /* Replay the handler notification changes. */
1649 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_REM_HANDLER_NOTIFY, VM_FF_PGM_NO_MEMORY))
1650 {
1651 /* Try not to cause deadlocks. */
1652 if ( pVM->cCpus == 1
1653 || ( !PGMIsLockOwner(pVM)
1654 && !IOMIsLockOwner(pVM))
1655 )
1656 {
1657 EMRemLock(pVM);
1658 REMR3ReplayHandlerNotifications(pVM);
1659 EMRemUnlock(pVM);
1660 }
1661 }
1662#endif
1663
1664 /* check that we got them all */
1665 AssertCompile(VM_FF_NORMAL_PRIORITY_MASK == (VM_FF_REQUEST | VM_FF_PDM_QUEUES | VM_FF_PDM_DMA | VM_FF_REM_HANDLER_NOTIFY | VM_FF_EMT_RENDEZVOUS));
1666 }
1667
1668 /*
1669 * Normal priority then. (per-VCPU)
1670 * (Executed in no particular order.)
1671 */
1672 if ( !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY)
1673 && VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_NORMAL_PRIORITY_MASK))
1674 {
1675 /*
1676 * Requests from other threads.
1677 */
1678 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_REQUEST))
1679 {
1680 rc2 = VMR3ReqProcessU(pVM->pUVM, pVCpu->idCpu, false /*fPriorityOnly*/);
1681 if (rc2 == VINF_EM_OFF || rc2 == VINF_EM_TERMINATE || rc2 == VINF_EM_RESET)
1682 {
1683 Log2(("emR3ForcedActions: returns %Rrc\n", rc2));
1684 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1685 return rc2;
1686 }
1687 UPDATE_RC();
1688 /** @todo HACK ALERT! The following test is to make sure EM+TM
1689 * thinks the VM is stopped/reset before the next VM state change
1690 * is made. We need a better solution for this, or at least make it
1691 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1692 * VINF_EM_SUSPEND). */
1693 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1694 {
1695 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1696 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1697 return rc;
1698 }
1699 }
1700
1701 /* check that we got them all */
1702 Assert(!(VMCPU_FF_NORMAL_PRIORITY_MASK & ~(VMCPU_FF_REQUEST)));
1703 }
1704
1705 /*
1706 * High priority pre execution chunk last.
1707 * (Executed in ascending priority order.)
1708 */
1709 if ( VM_FF_ISPENDING(pVM, VM_FF_HIGH_PRIORITY_PRE_MASK)
1710 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_PRE_MASK))
1711 {
1712 /*
1713 * Timers before interrupts.
1714 */
1715 if ( VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_TIMER)
1716 && !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1717 TMR3TimerQueuesDo(pVM);
1718
1719 /*
1720 * The instruction following an emulated STI should *always* be executed!
1721 *
1722 * Note! We intentionally don't clear VM_FF_INHIBIT_INTERRUPTS here if
1723 * the eip is the same as the inhibited instr address. Before we
1724 * are able to execute this instruction in raw mode (iret to
1725 * guest code) an external interrupt might force a world switch
1726 * again. Possibly allowing a guest interrupt to be dispatched
1727 * in the process. This could break the guest. Sounds very
1728 * unlikely, but such timing sensitive problem are not as rare as
1729 * you might think.
1730 */
1731 if ( VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INHIBIT_INTERRUPTS)
1732 && !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1733 {
1734 if (CPUMGetGuestRIP(pVCpu) != EMGetInhibitInterruptsPC(pVCpu))
1735 {
1736 Log(("Clearing VMCPU_FF_INHIBIT_INTERRUPTS at %RGv - successor %RGv\n", (RTGCPTR)CPUMGetGuestRIP(pVCpu), EMGetInhibitInterruptsPC(pVCpu)));
1737 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_INHIBIT_INTERRUPTS);
1738 }
1739 else
1740 Log(("Leaving VMCPU_FF_INHIBIT_INTERRUPTS set at %RGv\n", (RTGCPTR)CPUMGetGuestRIP(pVCpu)));
1741 }
1742
1743 /*
1744 * Interrupts.
1745 */
1746 bool fWakeupPending = false;
1747 if ( !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY)
1748 && !VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INHIBIT_INTERRUPTS)
1749 && (!rc || rc >= VINF_EM_RESCHEDULE_HM)
1750 && !TRPMHasTrap(pVCpu) /* an interrupt could already be scheduled for dispatching in the recompiler. */
1751 && PATMAreInterruptsEnabled(pVM)
1752 && !HMR3IsEventPending(pVCpu))
1753 {
1754 Assert(pVCpu->em.s.enmState != EMSTATE_WAIT_SIPI);
1755 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INTERRUPT_APIC | VMCPU_FF_INTERRUPT_PIC))
1756 {
1757 /* Note: it's important to make sure the return code from TRPMR3InjectEvent isn't ignored! */
1758 /** @todo this really isn't nice, should properly handle this */
1759 rc2 = TRPMR3InjectEvent(pVM, pVCpu, TRPM_HARDWARE_INT);
1760#ifdef VBOX_STRICT
1761 rcIrq = rc2;
1762#endif
1763 UPDATE_RC();
1764 /* Reschedule required: We must not miss the wakeup below! */
1765 fWakeupPending = true;
1766 }
1767#ifdef VBOX_WITH_REM
1768 /** @todo really ugly; if we entered the hlt state when exiting the recompiler and an interrupt was pending, we previously got stuck in the halted state. */
1769 else if (REMR3QueryPendingInterrupt(pVM, pVCpu) != REM_NO_PENDING_IRQ)
1770 {
1771 rc2 = VINF_EM_RESCHEDULE_REM;
1772 UPDATE_RC();
1773 }
1774#endif
1775 }
1776
1777 /*
1778 * Allocate handy pages.
1779 */
1780 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PGM_NEED_HANDY_PAGES, VM_FF_PGM_NO_MEMORY))
1781 {
1782 rc2 = PGMR3PhysAllocateHandyPages(pVM);
1783 UPDATE_RC();
1784 }
1785
1786 /*
1787 * Debugger Facility request.
1788 */
1789 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_DBGF, VM_FF_PGM_NO_MEMORY))
1790 {
1791 rc2 = DBGFR3VMMForcedAction(pVM);
1792 UPDATE_RC();
1793 }
1794
1795 /*
1796 * EMT Rendezvous (must be serviced before termination).
1797 */
1798 if ( !fWakeupPending /* don't miss the wakeup from EMSTATE_HALTED! */
1799 && VM_FF_ISPENDING(pVM, VM_FF_EMT_RENDEZVOUS))
1800 {
1801 rc2 = VMMR3EmtRendezvousFF(pVM, pVCpu);
1802 UPDATE_RC();
1803 /** @todo HACK ALERT! The following test is to make sure EM+TM thinks the VM is
1804 * stopped/reset before the next VM state change is made. We need a better
1805 * solution for this, or at least make it possible to do: (rc >= VINF_EM_FIRST
1806 * && rc >= VINF_EM_SUSPEND). */
1807 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1808 {
1809 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1810 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1811 return rc;
1812 }
1813 }
1814
1815 /*
1816 * State change request (cleared by vmR3SetStateLocked).
1817 */
1818 if ( !fWakeupPending /* don't miss the wakeup from EMSTATE_HALTED! */
1819 && VM_FF_ISPENDING(pVM, VM_FF_CHECK_VM_STATE))
1820 {
1821 VMSTATE enmState = VMR3GetState(pVM);
1822 switch (enmState)
1823 {
1824 case VMSTATE_FATAL_ERROR:
1825 case VMSTATE_FATAL_ERROR_LS:
1826 Log2(("emR3ForcedActions: %s -> VINF_EM_SUSPEND\n", VMGetStateName(enmState) ));
1827 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1828 return VINF_EM_SUSPEND;
1829
1830 case VMSTATE_DESTROYING:
1831 Log2(("emR3ForcedActions: %s -> VINF_EM_TERMINATE\n", VMGetStateName(enmState) ));
1832 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1833 return VINF_EM_TERMINATE;
1834
1835 default:
1836 AssertMsgFailed(("%s\n", VMGetStateName(enmState)));
1837 }
1838 }
1839
1840 /*
1841 * Out of memory? Since most of our fellow high priority actions may cause us
1842 * to run out of memory, we're employing VM_FF_IS_PENDING_EXCEPT and putting this
1843 * at the end rather than the start. Also, VM_FF_TERMINATE has higher priority
1844 * than us since we can terminate without allocating more memory.
1845 */
1846 if (VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1847 {
1848 rc2 = PGMR3PhysAllocateHandyPages(pVM);
1849 UPDATE_RC();
1850 if (rc == VINF_EM_NO_MEMORY)
1851 return rc;
1852 }
1853
1854 /*
1855 * If the virtual sync clock is still stopped, make TM restart it.
1856 */
1857 if (VM_FF_ISPENDING(pVM, VM_FF_TM_VIRTUAL_SYNC))
1858 TMR3VirtualSyncFF(pVM, pVCpu);
1859
1860#ifdef DEBUG
1861 /*
1862 * Debug, pause the VM.
1863 */
1864 if (VM_FF_ISPENDING(pVM, VM_FF_DEBUG_SUSPEND))
1865 {
1866 VM_FF_CLEAR(pVM, VM_FF_DEBUG_SUSPEND);
1867 Log(("emR3ForcedActions: returns VINF_EM_SUSPEND\n"));
1868 return VINF_EM_SUSPEND;
1869 }
1870#endif
1871
1872 /* check that we got them all */
1873 AssertCompile(VM_FF_HIGH_PRIORITY_PRE_MASK == (VM_FF_TM_VIRTUAL_SYNC | VM_FF_DBGF | VM_FF_CHECK_VM_STATE | VM_FF_DEBUG_SUSPEND | VM_FF_PGM_NEED_HANDY_PAGES | VM_FF_PGM_NO_MEMORY | VM_FF_EMT_RENDEZVOUS));
1874 AssertCompile(VMCPU_FF_HIGH_PRIORITY_PRE_MASK == (VMCPU_FF_TIMER | VMCPU_FF_INTERRUPT_APIC | VMCPU_FF_INTERRUPT_PIC | VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL | VMCPU_FF_SELM_SYNC_TSS | VMCPU_FF_TRPM_SYNC_IDT | VMCPU_FF_SELM_SYNC_GDT | VMCPU_FF_SELM_SYNC_LDT | VMCPU_FF_INHIBIT_INTERRUPTS));
1875 }
1876
1877#undef UPDATE_RC
1878 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1879 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1880 Assert(rcIrq == VINF_SUCCESS || rcIrq == rc);
1881 return rc;
1882}
1883
1884
1885/**
1886 * Check if the preset execution time cap restricts guest execution scheduling.
1887 *
1888 * @returns true if allowed, false otherwise
1889 * @param pVM Pointer to the VM.
1890 * @param pVCpu Pointer to the VMCPU.
1891 *
1892 */
1893VMMR3_INT_DECL(bool) EMR3IsExecutionAllowed(PVM pVM, PVMCPU pVCpu)
1894{
1895 uint64_t u64UserTime, u64KernelTime;
1896
1897 if ( pVM->uCpuExecutionCap != 100
1898 && RT_SUCCESS(RTThreadGetExecutionTimeMilli(&u64KernelTime, &u64UserTime)))
1899 {
1900 uint64_t u64TimeNow = RTTimeMilliTS();
1901 if (pVCpu->em.s.u64TimeSliceStart + EM_TIME_SLICE < u64TimeNow)
1902 {
1903 /* New time slice. */
1904 pVCpu->em.s.u64TimeSliceStart = u64TimeNow;
1905 pVCpu->em.s.u64TimeSliceStartExec = u64KernelTime + u64UserTime;
1906 pVCpu->em.s.u64TimeSliceExec = 0;
1907 }
1908 pVCpu->em.s.u64TimeSliceExec = u64KernelTime + u64UserTime - pVCpu->em.s.u64TimeSliceStartExec;
1909
1910 Log2(("emR3IsExecutionAllowed: start=%RX64 startexec=%RX64 exec=%RX64 (cap=%x)\n", pVCpu->em.s.u64TimeSliceStart, pVCpu->em.s.u64TimeSliceStartExec, pVCpu->em.s.u64TimeSliceExec, (EM_TIME_SLICE * pVM->uCpuExecutionCap) / 100));
1911 if (pVCpu->em.s.u64TimeSliceExec >= (EM_TIME_SLICE * pVM->uCpuExecutionCap) / 100)
1912 return false;
1913 }
1914 return true;
1915}
1916
1917
1918/**
1919 * Execute VM.
1920 *
1921 * This function is the main loop of the VM. The emulation thread
1922 * calls this function when the VM has been successfully constructed
1923 * and we're ready for executing the VM.
1924 *
1925 * Returning from this function means that the VM is turned off or
1926 * suspended (state already saved) and deconstruction is next in line.
1927 *
1928 * All interaction from other thread are done using forced actions
1929 * and signaling of the wait object.
1930 *
1931 * @returns VBox status code, informational status codes may indicate failure.
1932 * @param pVM Pointer to the VM.
1933 * @param pVCpu Pointer to the VMCPU.
1934 */
1935VMMR3DECL(int) EMR3ExecuteVM(PVM pVM, PVMCPU pVCpu)
1936{
1937 Log(("EMR3ExecuteVM: pVM=%p enmVMState=%d (%s) enmState=%d (%s) enmPrevState=%d (%s) fForceRAW=%RTbool\n",
1938 pVM,
1939 pVM->enmVMState, VMR3GetStateName(pVM->enmVMState),
1940 pVCpu->em.s.enmState, emR3GetStateName(pVCpu->em.s.enmState),
1941 pVCpu->em.s.enmPrevState, emR3GetStateName(pVCpu->em.s.enmPrevState),
1942 pVCpu->em.s.fForceRAW));
1943 VM_ASSERT_EMT(pVM);
1944 AssertMsg( pVCpu->em.s.enmState == EMSTATE_NONE
1945 || pVCpu->em.s.enmState == EMSTATE_WAIT_SIPI
1946 || pVCpu->em.s.enmState == EMSTATE_SUSPENDED,
1947 ("%s\n", emR3GetStateName(pVCpu->em.s.enmState)));
1948
1949 int rc = setjmp(pVCpu->em.s.u.FatalLongJump);
1950 if (rc == 0)
1951 {
1952 /*
1953 * Start the virtual time.
1954 */
1955 TMR3NotifyResume(pVM, pVCpu);
1956
1957 /*
1958 * The Outer Main Loop.
1959 */
1960 bool fFFDone = false;
1961
1962 /* Reschedule right away to start in the right state. */
1963 rc = VINF_SUCCESS;
1964
1965 /* If resuming after a pause or a state load, restore the previous
1966 state or else we'll start executing code. Else, just reschedule. */
1967 if ( pVCpu->em.s.enmState == EMSTATE_SUSPENDED
1968 && ( pVCpu->em.s.enmPrevState == EMSTATE_WAIT_SIPI
1969 || pVCpu->em.s.enmPrevState == EMSTATE_HALTED))
1970 pVCpu->em.s.enmState = pVCpu->em.s.enmPrevState;
1971 else
1972 pVCpu->em.s.enmState = emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx);
1973
1974 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatTotal, x);
1975 for (;;)
1976 {
1977 /*
1978 * Before we can schedule anything (we're here because
1979 * scheduling is required) we must service any pending
1980 * forced actions to avoid any pending action causing
1981 * immediate rescheduling upon entering an inner loop
1982 *
1983 * Do forced actions.
1984 */
1985 if ( !fFFDone
1986 && rc != VINF_EM_TERMINATE
1987 && rc != VINF_EM_OFF
1988 && ( VM_FF_ISPENDING(pVM, VM_FF_ALL_REM_MASK)
1989 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_ALL_REM_MASK)))
1990 {
1991 rc = emR3ForcedActions(pVM, pVCpu, rc);
1992 VBOXVMM_EM_FF_ALL_RET(pVCpu, rc);
1993 if ( ( rc == VINF_EM_RESCHEDULE_REM
1994 || rc == VINF_EM_RESCHEDULE_HM)
1995 && pVCpu->em.s.fForceRAW)
1996 rc = VINF_EM_RESCHEDULE_RAW;
1997 }
1998 else if (fFFDone)
1999 fFFDone = false;
2000
2001 /*
2002 * Now what to do?
2003 */
2004 Log2(("EMR3ExecuteVM: rc=%Rrc\n", rc));
2005 EMSTATE const enmOldState = pVCpu->em.s.enmState;
2006 switch (rc)
2007 {
2008 /*
2009 * Keep doing what we're currently doing.
2010 */
2011 case VINF_SUCCESS:
2012 break;
2013
2014 /*
2015 * Reschedule - to raw-mode execution.
2016 */
2017 case VINF_EM_RESCHEDULE_RAW:
2018 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE_RAW: %d -> %d (EMSTATE_RAW)\n", enmOldState, EMSTATE_RAW));
2019 pVCpu->em.s.enmState = EMSTATE_RAW;
2020 break;
2021
2022 /*
2023 * Reschedule - to hardware accelerated raw-mode execution.
2024 */
2025 case VINF_EM_RESCHEDULE_HM:
2026 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE_HM: %d -> %d (EMSTATE_HM)\n", enmOldState, EMSTATE_HM));
2027 Assert(!pVCpu->em.s.fForceRAW);
2028 pVCpu->em.s.enmState = EMSTATE_HM;
2029 break;
2030
2031 /*
2032 * Reschedule - to recompiled execution.
2033 */
2034 case VINF_EM_RESCHEDULE_REM:
2035 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE_REM: %d -> %d (EMSTATE_REM)\n", enmOldState, EMSTATE_REM));
2036 pVCpu->em.s.enmState = EMSTATE_REM;
2037 break;
2038
2039 /*
2040 * Resume.
2041 */
2042 case VINF_EM_RESUME:
2043 Log2(("EMR3ExecuteVM: VINF_EM_RESUME: %d -> VINF_EM_RESCHEDULE\n", enmOldState));
2044 /* Don't reschedule in the halted or wait for SIPI case. */
2045 if ( pVCpu->em.s.enmPrevState == EMSTATE_WAIT_SIPI
2046 || pVCpu->em.s.enmPrevState == EMSTATE_HALTED)
2047 {
2048 pVCpu->em.s.enmState = pVCpu->em.s.enmPrevState;
2049 break;
2050 }
2051 /* fall through and get scheduled. */
2052
2053 /*
2054 * Reschedule.
2055 */
2056 case VINF_EM_RESCHEDULE:
2057 {
2058 EMSTATE enmState = emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx);
2059 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE: %d -> %d (%s)\n", enmOldState, enmState, emR3GetStateName(enmState)));
2060 pVCpu->em.s.enmState = enmState;
2061 break;
2062 }
2063
2064 /*
2065 * Halted.
2066 */
2067 case VINF_EM_HALT:
2068 Log2(("EMR3ExecuteVM: VINF_EM_HALT: %d -> %d\n", enmOldState, EMSTATE_HALTED));
2069 pVCpu->em.s.enmState = EMSTATE_HALTED;
2070 break;
2071
2072 /*
2073 * Switch to the wait for SIPI state (application processor only)
2074 */
2075 case VINF_EM_WAIT_SIPI:
2076 Assert(pVCpu->idCpu != 0);
2077 Log2(("EMR3ExecuteVM: VINF_EM_WAIT_SIPI: %d -> %d\n", enmOldState, EMSTATE_WAIT_SIPI));
2078 pVCpu->em.s.enmState = EMSTATE_WAIT_SIPI;
2079 break;
2080
2081
2082 /*
2083 * Suspend.
2084 */
2085 case VINF_EM_SUSPEND:
2086 Log2(("EMR3ExecuteVM: VINF_EM_SUSPEND: %d -> %d\n", enmOldState, EMSTATE_SUSPENDED));
2087 Assert(enmOldState != EMSTATE_SUSPENDED);
2088 pVCpu->em.s.enmPrevState = enmOldState;
2089 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
2090 break;
2091
2092 /*
2093 * Reset.
2094 * We might end up doing a double reset for now, we'll have to clean up the mess later.
2095 */
2096 case VINF_EM_RESET:
2097 {
2098 if (pVCpu->idCpu == 0)
2099 {
2100 EMSTATE enmState = emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx);
2101 Log2(("EMR3ExecuteVM: VINF_EM_RESET: %d -> %d (%s)\n", enmOldState, enmState, emR3GetStateName(enmState)));
2102 pVCpu->em.s.enmState = enmState;
2103 }
2104 else
2105 {
2106 /* All other VCPUs go into the wait for SIPI state. */
2107 pVCpu->em.s.enmState = EMSTATE_WAIT_SIPI;
2108 }
2109 break;
2110 }
2111
2112 /*
2113 * Power Off.
2114 */
2115 case VINF_EM_OFF:
2116 pVCpu->em.s.enmState = EMSTATE_TERMINATING;
2117 Log2(("EMR3ExecuteVM: returns VINF_EM_OFF (%d -> %d)\n", enmOldState, EMSTATE_TERMINATING));
2118 TMR3NotifySuspend(pVM, pVCpu);
2119 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2120 return rc;
2121
2122 /*
2123 * Terminate the VM.
2124 */
2125 case VINF_EM_TERMINATE:
2126 pVCpu->em.s.enmState = EMSTATE_TERMINATING;
2127 Log(("EMR3ExecuteVM returns VINF_EM_TERMINATE (%d -> %d)\n", enmOldState, EMSTATE_TERMINATING));
2128 if (pVM->enmVMState < VMSTATE_DESTROYING) /* ugly */
2129 TMR3NotifySuspend(pVM, pVCpu);
2130 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2131 return rc;
2132
2133
2134 /*
2135 * Out of memory, suspend the VM and stuff.
2136 */
2137 case VINF_EM_NO_MEMORY:
2138 Log2(("EMR3ExecuteVM: VINF_EM_NO_MEMORY: %d -> %d\n", enmOldState, EMSTATE_SUSPENDED));
2139 Assert(enmOldState != EMSTATE_SUSPENDED);
2140 pVCpu->em.s.enmPrevState = enmOldState;
2141 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
2142 TMR3NotifySuspend(pVM, pVCpu);
2143 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2144
2145 rc = VMSetRuntimeError(pVM, VMSETRTERR_FLAGS_SUSPEND, "HostMemoryLow",
2146 N_("Unable to allocate and lock memory. The virtual machine will be paused. Please close applications to free up memory or close the VM"));
2147 if (rc != VINF_EM_SUSPEND)
2148 {
2149 if (RT_SUCCESS_NP(rc))
2150 {
2151 AssertLogRelMsgFailed(("%Rrc\n", rc));
2152 rc = VERR_EM_INTERNAL_ERROR;
2153 }
2154 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2155 }
2156 return rc;
2157
2158 /*
2159 * Guest debug events.
2160 */
2161 case VINF_EM_DBG_STEPPED:
2162 AssertMsgFailed(("VINF_EM_DBG_STEPPED cannot be here!"));
2163 case VINF_EM_DBG_STOP:
2164 case VINF_EM_DBG_BREAKPOINT:
2165 case VINF_EM_DBG_STEP:
2166 if (enmOldState == EMSTATE_RAW)
2167 {
2168 Log2(("EMR3ExecuteVM: %Rrc: %d -> %d\n", rc, enmOldState, EMSTATE_DEBUG_GUEST_RAW));
2169 pVCpu->em.s.enmState = EMSTATE_DEBUG_GUEST_RAW;
2170 }
2171 else
2172 {
2173 Log2(("EMR3ExecuteVM: %Rrc: %d -> %d\n", rc, enmOldState, EMSTATE_DEBUG_GUEST_REM));
2174 pVCpu->em.s.enmState = EMSTATE_DEBUG_GUEST_REM;
2175 }
2176 break;
2177
2178 /*
2179 * Hypervisor debug events.
2180 */
2181 case VINF_EM_DBG_HYPER_STEPPED:
2182 case VINF_EM_DBG_HYPER_BREAKPOINT:
2183 case VINF_EM_DBG_HYPER_ASSERTION:
2184 Log2(("EMR3ExecuteVM: %Rrc: %d -> %d\n", rc, enmOldState, EMSTATE_DEBUG_HYPER));
2185 pVCpu->em.s.enmState = EMSTATE_DEBUG_HYPER;
2186 break;
2187
2188 /*
2189 * Guru mediations.
2190 */
2191 case VERR_VMM_RING0_ASSERTION:
2192 Log(("EMR3ExecuteVM: %Rrc: %d -> %d (EMSTATE_GURU_MEDITATION)\n", rc, enmOldState, EMSTATE_GURU_MEDITATION));
2193 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2194 break;
2195
2196 /*
2197 * Any error code showing up here other than the ones we
2198 * know and process above are considered to be FATAL.
2199 *
2200 * Unknown warnings and informational status codes are also
2201 * included in this.
2202 */
2203 default:
2204 if (RT_SUCCESS_NP(rc))
2205 {
2206 AssertMsgFailed(("Unexpected warning or informational status code %Rra!\n", rc));
2207 rc = VERR_EM_INTERNAL_ERROR;
2208 }
2209 Log(("EMR3ExecuteVM: %Rrc: %d -> %d (EMSTATE_GURU_MEDITATION)\n", rc, enmOldState, EMSTATE_GURU_MEDITATION));
2210 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2211 break;
2212 }
2213
2214 /*
2215 * Act on state transition.
2216 */
2217 EMSTATE const enmNewState = pVCpu->em.s.enmState;
2218 if (enmOldState != enmNewState)
2219 {
2220 VBOXVMM_EM_STATE_CHANGED(pVCpu, enmOldState, enmNewState, rc);
2221
2222 /* Clear MWait flags. */
2223 if ( enmOldState == EMSTATE_HALTED
2224 && (pVCpu->em.s.MWait.fWait & EMMWAIT_FLAG_ACTIVE)
2225 && ( enmNewState == EMSTATE_RAW
2226 || enmNewState == EMSTATE_HM
2227 || enmNewState == EMSTATE_REM
2228 || enmNewState == EMSTATE_DEBUG_GUEST_RAW
2229 || enmNewState == EMSTATE_DEBUG_GUEST_HM
2230 || enmNewState == EMSTATE_DEBUG_GUEST_REM) )
2231 {
2232 LogFlow(("EMR3ExecuteVM: Clearing MWAIT\n"));
2233 pVCpu->em.s.MWait.fWait &= ~(EMMWAIT_FLAG_ACTIVE | EMMWAIT_FLAG_BREAKIRQIF0);
2234 }
2235 }
2236 else
2237 VBOXVMM_EM_STATE_UNCHANGED(pVCpu, enmNewState, rc);
2238
2239 STAM_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x); /* (skip this in release) */
2240 STAM_PROFILE_ADV_START(&pVCpu->em.s.StatTotal, x);
2241
2242 /*
2243 * Act on the new state.
2244 */
2245 switch (enmNewState)
2246 {
2247 /*
2248 * Execute raw.
2249 */
2250 case EMSTATE_RAW:
2251#ifndef IEM_VERIFICATION_MODE /* remove later */
2252# ifdef VBOX_WITH_RAW_MODE
2253 rc = emR3RawExecute(pVM, pVCpu, &fFFDone);
2254# else
2255 AssertLogRelMsgFailed(("%Rrc\n", rc));
2256 rc = VERR_EM_INTERNAL_ERROR;
2257# endif
2258 break;
2259#endif
2260
2261 /*
2262 * Execute hardware accelerated raw.
2263 */
2264 case EMSTATE_HM:
2265#ifndef IEM_VERIFICATION_MODE /* remove later */
2266 rc = emR3HmExecute(pVM, pVCpu, &fFFDone);
2267 break;
2268#endif
2269
2270 /*
2271 * Execute recompiled.
2272 */
2273 case EMSTATE_REM:
2274#ifdef IEM_VERIFICATION_MODE
2275# if 1
2276 rc = VBOXSTRICTRC_TODO(IEMExecOne(pVCpu)); fFFDone = false;
2277# else
2278 rc = VBOXSTRICTRC_TODO(REMR3EmulateInstruction(pVM, pVCpu)); fFFDone = false;
2279 if (rc == VINF_EM_RESCHEDULE)
2280 rc = VINF_SUCCESS;
2281# endif
2282#else
2283 rc = emR3RemExecute(pVM, pVCpu, &fFFDone);
2284#endif
2285 Log2(("EMR3ExecuteVM: emR3RemExecute -> %Rrc\n", rc));
2286 break;
2287
2288 /*
2289 * Application processor execution halted until SIPI.
2290 */
2291 case EMSTATE_WAIT_SIPI:
2292 /* no break */
2293 /*
2294 * hlt - execution halted until interrupt.
2295 */
2296 case EMSTATE_HALTED:
2297 {
2298 STAM_REL_PROFILE_START(&pVCpu->em.s.StatHalted, y);
2299 /* MWAIT has a special extension where it's woken up when
2300 an interrupt is pending even when IF=0. */
2301 if ( (pVCpu->em.s.MWait.fWait & (EMMWAIT_FLAG_ACTIVE | EMMWAIT_FLAG_BREAKIRQIF0))
2302 == (EMMWAIT_FLAG_ACTIVE | EMMWAIT_FLAG_BREAKIRQIF0))
2303 {
2304 rc = VMR3WaitHalted(pVM, pVCpu, false /*fIgnoreInterrupts*/);
2305 if ( rc == VINF_SUCCESS
2306 && VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INTERRUPT_APIC | VMCPU_FF_INTERRUPT_PIC))
2307 {
2308 Log(("EMR3ExecuteVM: Triggering reschedule on pending IRQ after MWAIT\n"));
2309 rc = VINF_EM_RESCHEDULE;
2310 }
2311 }
2312 else
2313 rc = VMR3WaitHalted(pVM, pVCpu, !(CPUMGetGuestEFlags(pVCpu) & X86_EFL_IF));
2314
2315 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatHalted, y);
2316 break;
2317 }
2318
2319 /*
2320 * Suspended - return to VM.cpp.
2321 */
2322 case EMSTATE_SUSPENDED:
2323 TMR3NotifySuspend(pVM, pVCpu);
2324 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2325 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2326 return VINF_EM_SUSPEND;
2327
2328 /*
2329 * Debugging in the guest.
2330 */
2331 case EMSTATE_DEBUG_GUEST_REM:
2332 case EMSTATE_DEBUG_GUEST_RAW:
2333 TMR3NotifySuspend(pVM, pVCpu);
2334 rc = emR3Debug(pVM, pVCpu, rc);
2335 TMR3NotifyResume(pVM, pVCpu);
2336 Log2(("EMR3ExecuteVM: enmr3Debug -> %Rrc (state %d)\n", rc, pVCpu->em.s.enmState));
2337 break;
2338
2339 /*
2340 * Debugging in the hypervisor.
2341 */
2342 case EMSTATE_DEBUG_HYPER:
2343 {
2344 TMR3NotifySuspend(pVM, pVCpu);
2345 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2346
2347 rc = emR3Debug(pVM, pVCpu, rc);
2348 Log2(("EMR3ExecuteVM: enmr3Debug -> %Rrc (state %d)\n", rc, pVCpu->em.s.enmState));
2349 if (rc != VINF_SUCCESS)
2350 {
2351 /* switch to guru meditation mode */
2352 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2353 VMMR3FatalDump(pVM, pVCpu, rc);
2354 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2355 return rc;
2356 }
2357
2358 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatTotal, x);
2359 TMR3NotifyResume(pVM, pVCpu);
2360 break;
2361 }
2362
2363 /*
2364 * Guru meditation takes place in the debugger.
2365 */
2366 case EMSTATE_GURU_MEDITATION:
2367 {
2368 TMR3NotifySuspend(pVM, pVCpu);
2369 VMMR3FatalDump(pVM, pVCpu, rc);
2370 emR3Debug(pVM, pVCpu, rc);
2371 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2372 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2373 return rc;
2374 }
2375
2376 /*
2377 * The states we don't expect here.
2378 */
2379 case EMSTATE_NONE:
2380 case EMSTATE_TERMINATING:
2381 default:
2382 AssertMsgFailed(("EMR3ExecuteVM: Invalid state %d!\n", pVCpu->em.s.enmState));
2383 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2384 TMR3NotifySuspend(pVM, pVCpu);
2385 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2386 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2387 return VERR_EM_INTERNAL_ERROR;
2388 }
2389 } /* The Outer Main Loop */
2390 }
2391 else
2392 {
2393 /*
2394 * Fatal error.
2395 */
2396 Log(("EMR3ExecuteVM: returns %Rrc because of longjmp / fatal error; (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(pVCpu->em.s.enmPrevState)));
2397 TMR3NotifySuspend(pVM, pVCpu);
2398 VMMR3FatalDump(pVM, pVCpu, rc);
2399 emR3Debug(pVM, pVCpu, rc);
2400 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2401 /** @todo change the VM state! */
2402 return rc;
2403 }
2404
2405 /* (won't ever get here). */
2406 AssertFailed();
2407}
2408
2409/**
2410 * Notify EM of a state change (used by FTM)
2411 *
2412 * @param pVM Pointer to the VM.
2413 */
2414VMMR3_INT_DECL(int) EMR3NotifySuspend(PVM pVM)
2415{
2416 PVMCPU pVCpu = VMMGetCpu(pVM);
2417
2418 TMR3NotifySuspend(pVM, pVCpu); /* Stop the virtual time. */
2419 pVCpu->em.s.enmPrevState = pVCpu->em.s.enmState;
2420 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
2421 return VINF_SUCCESS;
2422}
2423
2424/**
2425 * Notify EM of a state change (used by FTM)
2426 *
2427 * @param pVM Pointer to the VM.
2428 */
2429VMMR3_INT_DECL(int) EMR3NotifyResume(PVM pVM)
2430{
2431 PVMCPU pVCpu = VMMGetCpu(pVM);
2432 EMSTATE enmCurState = pVCpu->em.s.enmState;
2433
2434 TMR3NotifyResume(pVM, pVCpu); /* Resume the virtual time. */
2435 pVCpu->em.s.enmState = pVCpu->em.s.enmPrevState;
2436 pVCpu->em.s.enmPrevState = enmCurState;
2437 return VINF_SUCCESS;
2438}
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette