; $Id: feenableexcept.asm 96213 2022-08-15 09:36:00Z vboxsync $ ;; @file ; IPRT - No-CRT feenableexcept - AMD64 & X86. ; ; ; Copyright (C) 2022 Oracle Corporation ; ; This file is part of VirtualBox Open Source Edition (OSE), as ; available from http://www.virtualbox.org. This file is free software; ; you can redistribute it and/or modify it under the terms of the GNU ; General Public License (GPL) as published by the Free Software ; Foundation, in version 2 as it comes in the "COPYING" file of the ; VirtualBox OSE distribution. VirtualBox OSE is distributed in the ; hope that it will be useful, but WITHOUT ANY WARRANTY of any kind. ; ; The contents of this file may alternatively be used under the terms ; of the Common Development and Distribution License Version 1.0 ; (CDDL) only, as it comes in the "COPYING.CDDL" file of the ; VirtualBox OSE distribution, in which case the provisions of the ; CDDL are applicable instead of those of the GPL. ; ; You may elect to license modified versions of this file under the ; terms and conditions of either the GPL or the CDDL or both. ; %define RT_ASM_WITH_SEH64 %include "iprt/asmdefs.mac" %include "iprt/x86.mac" BEGINCODE ;; ; Enables a set of exceptions (BSD/GNU extension). ; ; @returns eax = Previous enabled exceptions on success (not subject to fXcpt), ; -1 on failure. ; @param fXcpt 32-bit: [xBP+8] msc64: ecx gcc64: edi - Mask of exceptions to enable. ; RT_NOCRT_BEGINPROC feenableexcept push xBP SEH64_PUSH_xBP mov xBP, xSP SEH64_SET_FRAME_xBP 0 sub xSP, 10h SEH64_ALLOCATE_STACK 10h SEH64_END_PROLOGUE ; ; Load the parameter into ecx. ; %ifdef ASM_CALL64_GCC mov ecx, edi %elifdef RT_ARCH_X86 mov ecx, [xBP + xCB*2] %endif or eax, -1 test ecx, ~X86_FCW_XCPT_MASK %ifndef RT_STRICT jnz .return %else jz .input_ok int3 jmp .return .input_ok: %endif ; Invert the mask as we're enabling the exceptions, not masking them. not ecx ; ; Make the changes (old mask in eax). ; ; Modify the x87 mask first (ecx preserved). fstcw [xBP - 10h] %ifdef RT_ARCH_X86 ; Return the inverted x87 mask in 32-bit mode. mov ax, word [xBP - 10h] and eax, X86_FCW_XCPT_MASK %endif and word [xBP - 10h], cx fldcw [xBP - 10h] %ifdef RT_ARCH_X86 ; SSE supported (ecx preserved)? extern NAME(rtNoCrtHasSse) call NAME(rtNoCrtHasSse) test al, al jz .return_ok %endif ; Modify the SSE mask (modifies ecx). stmxcsr [xBP - 10h] %ifdef RT_ARCH_AMD64 ; Return the inverted MXCSR exception mask on AMD64 because windows doesn't necessarily set the x87 one. mov eax, [xBP - 10h] and eax, X86_MXCSR_XCPT_MASK shr eax, X86_MXCSR_XCPT_MASK_SHIFT %endif rol ecx, X86_MXCSR_XCPT_MASK_SHIFT and [xBP - 10h], ecx ldmxcsr [xBP - 10h] .return_ok: not eax ; Invert it as we return the enabled rather than masked exceptions. .return: leave ret ENDPROC RT_NOCRT(feenableexcept)