VirtualBox

source: vbox/trunk/src/VBox/Devices/Graphics/DevVGA-SVGA.cpp@ 99589

最後變更 在這個檔案從99589是 99589,由 vboxsync 提交於 23 月 前

Devices/Graphics: SVGA_3D_CMD_INTRA_SURFACE_COPY. bugref:9830

  • 屬性 svn:eol-style 設為 native
  • 屬性 svn:keywords 設為 Author Date Id Revision
檔案大小: 312.1 KB
 
1/* $Id: DevVGA-SVGA.cpp 99589 2023-05-03 15:56:34Z vboxsync $ */
2/** @file
3 * VMware SVGA device.
4 *
5 * Logging levels guidelines for this and related files:
6 * - Log() for normal bits.
7 * - LogFlow() for more info.
8 * - Log2 for hex dump of cursor data.
9 * - Log3 for hex dump of shader code.
10 * - Log4 for hex dumps of 3D data.
11 * - Log5 for info about GMR pages.
12 * - Log6 for DX shaders.
13 * - Log7 for SVGA command dump.
14 * - Log8 for content of constant and vertex buffers.
15 * - LogRel for the usual important stuff.
16 * - LogRel2 for cursor.
17 * - LogRel3 for 3D performance data.
18 * - LogRel4 for HW accelerated graphics output.
19 */
20
21/*
22 * Copyright (C) 2013-2023 Oracle and/or its affiliates.
23 *
24 * This file is part of VirtualBox base platform packages, as
25 * available from https://www.alldomusa.eu.org.
26 *
27 * This program is free software; you can redistribute it and/or
28 * modify it under the terms of the GNU General Public License
29 * as published by the Free Software Foundation, in version 3 of the
30 * License.
31 *
32 * This program is distributed in the hope that it will be useful, but
33 * WITHOUT ANY WARRANTY; without even the implied warranty of
34 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
35 * General Public License for more details.
36 *
37 * You should have received a copy of the GNU General Public License
38 * along with this program; if not, see <https://www.gnu.org/licenses>.
39 *
40 * SPDX-License-Identifier: GPL-3.0-only
41 */
42
43
44/** @page pg_dev_vmsvga VMSVGA - VMware SVGA II Device Emulation
45 *
46 * This device emulation was contributed by trivirt AG. It offers an
47 * alternative to our Bochs based VGA graphics and 3d emulations. This is
48 * valuable for Xorg based guests, as there is driver support shipping with Xorg
49 * since it forked from XFree86.
50 *
51 *
52 * @section sec_dev_vmsvga_sdk The VMware SDK
53 *
54 * This is officially deprecated now, however it's still quite useful,
55 * especially for getting the old features working:
56 * http://vmware-svga.sourceforge.net/
57 *
58 * They currently point developers at the following resources.
59 * - http://cgit.freedesktop.org/xorg/driver/xf86-video-vmware/
60 * - http://cgit.freedesktop.org/mesa/mesa/tree/src/gallium/drivers/svga/
61 * - http://cgit.freedesktop.org/mesa/vmwgfx/
62 *
63 * @subsection subsec_dev_vmsvga_sdk_results Test results
64 *
65 * Test results:
66 * - 2dmark.img:
67 * + todo
68 * - backdoor-tclo.img:
69 * + todo
70 * - blit-cube.img:
71 * + todo
72 * - bunnies.img:
73 * + todo
74 * - cube.img:
75 * + todo
76 * - cubemark.img:
77 * + todo
78 * - dynamic-vertex-stress.img:
79 * + todo
80 * - dynamic-vertex.img:
81 * + todo
82 * - fence-stress.img:
83 * + todo
84 * - gmr-test.img:
85 * + todo
86 * - half-float-test.img:
87 * + todo
88 * - noscreen-cursor.img:
89 * - The CURSOR I/O and FIFO registers are not implemented, so the mouse
90 * cursor doesn't show. (Hacking the GUI a little, would make the cursor
91 * visible though.)
92 * - Cursor animation via the palette doesn't work.
93 * - During debugging, it turns out that the framebuffer content seems to
94 * be halfways ignore or something (memset(fb, 0xcc, lots)).
95 * - Trouble with way to small FIFO and the 256x256 cursor fails. Need to
96 * grow it 0x10 fold (128KB -> 2MB like in WS10).
97 * - null.img:
98 * + todo
99 * - pong.img:
100 * + todo
101 * - presentReadback.img:
102 * + todo
103 * - resolution-set.img:
104 * + todo
105 * - rt-gamma-test.img:
106 * + todo
107 * - screen-annotation.img:
108 * + todo
109 * - screen-cursor.img:
110 * + todo
111 * - screen-dma-coalesce.img:
112 * + todo
113 * - screen-gmr-discontig.img:
114 * + todo
115 * - screen-gmr-remap.img:
116 * + todo
117 * - screen-multimon.img:
118 * + todo
119 * - screen-present-clip.img:
120 * + todo
121 * - screen-render-test.img:
122 * + todo
123 * - screen-simple.img:
124 * + todo
125 * - screen-text.img:
126 * + todo
127 * - simple-shaders.img:
128 * + todo
129 * - simple_blit.img:
130 * + todo
131 * - tiny-2d-updates.img:
132 * + todo
133 * - video-formats.img:
134 * + todo
135 * - video-sync.img:
136 * + todo
137 *
138 */
139
140
141/*********************************************************************************************************************************
142* Header Files *
143*********************************************************************************************************************************/
144#define LOG_GROUP LOG_GROUP_DEV_VMSVGA
145#include <VBox/vmm/pdmdev.h>
146#include <VBox/version.h>
147#include <VBox/err.h>
148#include <VBox/log.h>
149#include <VBox/vmm/pgm.h>
150#include <VBox/sup.h>
151
152#include <iprt/assert.h>
153#include <iprt/semaphore.h>
154#include <iprt/uuid.h>
155#ifdef IN_RING3
156# include <iprt/ctype.h>
157# include <iprt/mem.h>
158# ifdef VBOX_STRICT
159# include <iprt/time.h>
160# endif
161#endif
162
163#include <VBox/AssertGuest.h>
164#include <VBox/VMMDev.h>
165#include <VBoxVideo.h>
166#include <VBox/bioslogo.h>
167
168#ifdef LOG_ENABLED
169#include "svgadump/svga_dump.h"
170#endif
171
172/* should go BEFORE any other DevVGA include to make all DevVGA.h config defines be visible */
173#include "DevVGA.h"
174
175/* Should be included after DevVGA.h/DevVGA-SVGA.h to pick all defines. */
176#ifdef VBOX_WITH_VMSVGA3D
177# include "DevVGA-SVGA3d.h"
178# ifdef RT_OS_DARWIN
179# include "DevVGA-SVGA3d-cocoa.h"
180# endif
181# ifdef RT_OS_LINUX
182# ifdef IN_RING3
183# include "DevVGA-SVGA3d-glLdr.h"
184# endif
185# endif
186#endif
187#ifdef IN_RING3
188#include "DevVGA-SVGA-internal.h"
189#endif
190
191
192/*********************************************************************************************************************************
193* Defined Constants And Macros *
194*********************************************************************************************************************************/
195/**
196 * Macro for checking if a fixed FIFO register is valid according to the
197 * current FIFO configuration.
198 *
199 * @returns true / false.
200 * @param a_iIndex The fifo register index (like SVGA_FIFO_CAPABILITIES).
201 * @param a_offFifoMin A valid SVGA_FIFO_MIN value.
202 */
203#define VMSVGA_IS_VALID_FIFO_REG(a_iIndex, a_offFifoMin) ( ((a_iIndex) + 1) * sizeof(uint32_t) <= (a_offFifoMin) )
204
205
206/*********************************************************************************************************************************
207* Structures and Typedefs *
208*********************************************************************************************************************************/
209
210
211/*********************************************************************************************************************************
212* Internal Functions *
213*********************************************************************************************************************************/
214#ifdef IN_RING3
215# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
216static FNPGMPHYSHANDLER vmsvgaR3FifoAccessHandler;
217# endif
218# ifdef DEBUG_GMR_ACCESS
219static FNPGMPHYSHANDLER vmsvgaR3GmrAccessHandler;
220# endif
221#endif
222
223
224/*********************************************************************************************************************************
225* Global Variables *
226*********************************************************************************************************************************/
227#ifdef IN_RING3
228
229/**
230 * SSM descriptor table for the VMSVGAGMRDESCRIPTOR structure.
231 */
232static SSMFIELD const g_aVMSVGAGMRDESCRIPTORFields[] =
233{
234 SSMFIELD_ENTRY_GCPHYS( VMSVGAGMRDESCRIPTOR, GCPhys),
235 SSMFIELD_ENTRY( VMSVGAGMRDESCRIPTOR, numPages),
236 SSMFIELD_ENTRY_TERM()
237};
238
239/**
240 * SSM descriptor table for the GMR structure.
241 */
242static SSMFIELD const g_aGMRFields[] =
243{
244 SSMFIELD_ENTRY( GMR, cMaxPages),
245 SSMFIELD_ENTRY( GMR, cbTotal),
246 SSMFIELD_ENTRY( GMR, numDescriptors),
247 SSMFIELD_ENTRY_IGN_HCPTR( GMR, paDesc),
248 SSMFIELD_ENTRY_TERM()
249};
250
251/**
252 * SSM descriptor table for the VMSVGASCREENOBJECT structure.
253 */
254static SSMFIELD const g_aVMSVGASCREENOBJECTFields[] =
255{
256 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, fuScreen),
257 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, idScreen),
258 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, xOrigin),
259 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, yOrigin),
260 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, cWidth),
261 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, cHeight),
262 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, offVRAM),
263 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, cbPitch),
264 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, cBpp),
265 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, fDefined),
266 SSMFIELD_ENTRY( VMSVGASCREENOBJECT, fModified),
267 SSMFIELD_ENTRY_VER( VMSVGASCREENOBJECT, cDpi, VGA_SAVEDSTATE_VERSION_VMSVGA_MIPLEVELS),
268 SSMFIELD_ENTRY_TERM()
269};
270
271/**
272 * SSM descriptor table for the VMSVGAR3STATE structure.
273 */
274static SSMFIELD const g_aVMSVGAR3STATEFields[] =
275{
276 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, paGMR),
277 SSMFIELD_ENTRY( VMSVGAR3STATE, GMRFB),
278 SSMFIELD_ENTRY( VMSVGAR3STATE, Cursor.fActive),
279 SSMFIELD_ENTRY( VMSVGAR3STATE, Cursor.xHotspot),
280 SSMFIELD_ENTRY( VMSVGAR3STATE, Cursor.yHotspot),
281 SSMFIELD_ENTRY( VMSVGAR3STATE, Cursor.width),
282 SSMFIELD_ENTRY( VMSVGAR3STATE, Cursor.height),
283 SSMFIELD_ENTRY( VMSVGAR3STATE, Cursor.cbData),
284 SSMFIELD_ENTRY_IGN_HCPTR( VMSVGAR3STATE, Cursor.pData),
285 SSMFIELD_ENTRY( VMSVGAR3STATE, colorAnnotation),
286 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, cBusyDelayedEmts),
287#ifdef VMSVGA_USE_EMT_HALT_CODE
288 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, BusyDelayedEmts),
289#else
290 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, hBusyDelayedEmts),
291#endif
292 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatBusyDelayEmts),
293 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dPresentProf),
294 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dDrawPrimitivesProf),
295 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceDmaProf),
296 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dBlitSurfaceToScreenProf),
297 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineGmr2),
298 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineGmr2Free),
299 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineGmr2Modify),
300 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdRemapGmr2),
301 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdRemapGmr2Modify),
302 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdInvalidCmd),
303 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdFence),
304 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdUpdate),
305 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdUpdateVerbose),
306 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineCursor),
307 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineAlphaCursor),
308 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdMoveCursor),
309 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDisplayCursor),
310 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdRectFill),
311 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdRectCopy),
312 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdRectRopCopy),
313 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdEscape),
314 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineScreen),
315 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDestroyScreen),
316 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdDefineGmrFb),
317 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdBlitGmrFbToScreen),
318 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdBlitScreentoGmrFb),
319 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdAnnotationFill),
320 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3CmdAnnotationCopy),
321 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceDefine),
322 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceDefineV2),
323 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceDestroy),
324 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceCopy),
325 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceStretchBlt),
326 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceDma),
327 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSurfaceScreen),
328 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dContextDefine),
329 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dContextDestroy),
330 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetTransform),
331 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetZRange),
332 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetRenderState),
333 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetRenderTarget),
334 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetTextureState),
335 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetMaterial),
336 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetLightData),
337 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetLightEnable),
338 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetViewPort),
339 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetClipPlane),
340 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dClear),
341 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dPresent),
342 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dPresentReadBack),
343 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dShaderDefine),
344 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dShaderDestroy),
345 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetShader),
346 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetShaderConst),
347 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dDrawPrimitives),
348 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dSetScissorRect),
349 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dBeginQuery),
350 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dEndQuery),
351 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dWaitForQuery),
352 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dGenerateMipmaps),
353 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dActivateSurface),
354 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3Cmd3dDeactivateSurface),
355
356 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3RegConfigDoneWr),
357 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3RegGmrDescriptorWr),
358 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3RegGmrDescriptorWrErrors),
359 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatR3RegGmrDescriptorWrFree),
360
361 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoCommands),
362 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoErrors),
363 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoUnkCmds),
364 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoTodoTimeout),
365 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoTodoWoken),
366 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoStalls),
367 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoExtendedSleep),
368# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
369 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoAccessHandler),
370# endif
371 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoCursorFetchAgain),
372 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoCursorNoChange),
373 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoCursorPosition),
374 SSMFIELD_ENTRY_IGNORE( VMSVGAR3STATE, StatFifoCursorVisiblity),
375
376 SSMFIELD_ENTRY_TERM()
377};
378
379/**
380 * SSM descriptor table for the VGAState.svga structure.
381 */
382static SSMFIELD const g_aVGAStateSVGAFields[] =
383{
384 SSMFIELD_ENTRY_IGN_GCPHYS( VMSVGAState, GCPhysFIFO),
385 SSMFIELD_ENTRY_IGNORE( VMSVGAState, cbFIFO),
386 SSMFIELD_ENTRY_IGNORE( VMSVGAState, cbFIFOConfig),
387 SSMFIELD_ENTRY( VMSVGAState, u32SVGAId),
388 SSMFIELD_ENTRY( VMSVGAState, fEnabled),
389 SSMFIELD_ENTRY( VMSVGAState, fConfigured),
390 SSMFIELD_ENTRY( VMSVGAState, fBusy),
391 SSMFIELD_ENTRY( VMSVGAState, fTraces),
392 SSMFIELD_ENTRY( VMSVGAState, u32GuestId),
393 SSMFIELD_ENTRY( VMSVGAState, cScratchRegion),
394 SSMFIELD_ENTRY( VMSVGAState, au32ScratchRegion),
395 SSMFIELD_ENTRY( VMSVGAState, u32IrqStatus),
396 SSMFIELD_ENTRY( VMSVGAState, u32IrqMask),
397 SSMFIELD_ENTRY( VMSVGAState, u32PitchLock),
398 SSMFIELD_ENTRY( VMSVGAState, u32CurrentGMRId),
399 SSMFIELD_ENTRY( VMSVGAState, u32DeviceCaps),
400 SSMFIELD_ENTRY_VER( VMSVGAState, u32DeviceCaps2, VGA_SAVEDSTATE_VERSION_VMSVGA_REG_CAP2),
401 SSMFIELD_ENTRY_VER( VMSVGAState, u32GuestDriverId, VGA_SAVEDSTATE_VERSION_VMSVGA_REG_CAP2),
402 SSMFIELD_ENTRY_VER( VMSVGAState, u32GuestDriverVer1, VGA_SAVEDSTATE_VERSION_VMSVGA_REG_CAP2),
403 SSMFIELD_ENTRY_VER( VMSVGAState, u32GuestDriverVer2, VGA_SAVEDSTATE_VERSION_VMSVGA_REG_CAP2),
404 SSMFIELD_ENTRY_VER( VMSVGAState, u32GuestDriverVer3, VGA_SAVEDSTATE_VERSION_VMSVGA_REG_CAP2),
405 SSMFIELD_ENTRY( VMSVGAState, u32IndexReg),
406 SSMFIELD_ENTRY_IGNORE( VMSVGAState, hFIFORequestSem),
407 SSMFIELD_ENTRY_IGNORE( VMSVGAState, uLastCursorUpdateCount),
408 SSMFIELD_ENTRY_IGNORE( VMSVGAState, fFIFOThreadSleeping),
409 SSMFIELD_ENTRY_VER( VMSVGAState, fGFBRegisters, VGA_SAVEDSTATE_VERSION_VMSVGA_SCREENS),
410 SSMFIELD_ENTRY( VMSVGAState, uWidth),
411 SSMFIELD_ENTRY( VMSVGAState, uHeight),
412 SSMFIELD_ENTRY( VMSVGAState, uBpp),
413 SSMFIELD_ENTRY( VMSVGAState, cbScanline),
414 SSMFIELD_ENTRY_VER( VMSVGAState, uScreenOffset, VGA_SAVEDSTATE_VERSION_VMSVGA),
415 SSMFIELD_ENTRY_VER( VMSVGAState, uCursorX, VGA_SAVEDSTATE_VERSION_VMSVGA_CURSOR),
416 SSMFIELD_ENTRY_VER( VMSVGAState, uCursorY, VGA_SAVEDSTATE_VERSION_VMSVGA_CURSOR),
417 SSMFIELD_ENTRY_VER( VMSVGAState, uCursorID, VGA_SAVEDSTATE_VERSION_VMSVGA_CURSOR),
418 SSMFIELD_ENTRY_VER( VMSVGAState, uCursorOn, VGA_SAVEDSTATE_VERSION_VMSVGA_CURSOR),
419 SSMFIELD_ENTRY( VMSVGAState, u32MaxWidth),
420 SSMFIELD_ENTRY( VMSVGAState, u32MaxHeight),
421 SSMFIELD_ENTRY( VMSVGAState, u32ActionFlags),
422 SSMFIELD_ENTRY( VMSVGAState, f3DEnabled),
423 SSMFIELD_ENTRY( VMSVGAState, fVRAMTracking),
424 SSMFIELD_ENTRY_IGNORE( VMSVGAState, u8FIFOExtCommand),
425 SSMFIELD_ENTRY_IGNORE( VMSVGAState, fFifoExtCommandWakeup),
426 SSMFIELD_ENTRY_IGNORE( VMSVGAState, cGMR),
427 SSMFIELD_ENTRY_VER( VMSVGAState, au32DevCaps, VGA_SAVEDSTATE_VERSION_VMSVGA_DX),
428 SSMFIELD_ENTRY_VER( VMSVGAState, u32DevCapIndex, VGA_SAVEDSTATE_VERSION_VMSVGA_DX),
429 SSMFIELD_ENTRY_VER( VMSVGAState, u32RegCommandLow, VGA_SAVEDSTATE_VERSION_VMSVGA_DX),
430 SSMFIELD_ENTRY_VER( VMSVGAState, u32RegCommandHigh, VGA_SAVEDSTATE_VERSION_VMSVGA_DX),
431
432 SSMFIELD_ENTRY_TERM()
433};
434#endif /* IN_RING3 */
435
436
437/*********************************************************************************************************************************
438* Internal Functions *
439*********************************************************************************************************************************/
440#ifdef IN_RING3
441static void vmsvgaR3SetTraces(PPDMDEVINS pDevIns, PVGASTATE pThis, bool fTraces);
442static int vmsvgaR3LoadExecFifo(PCPDMDEVHLPR3 pHlp, PVGASTATE pThis, PVGASTATECC pThisCC, PSSMHANDLE pSSM,
443 uint32_t uVersion, uint32_t uPass);
444static int vmsvgaR3SaveExecFifo(PCPDMDEVHLPR3 pHlp, PVGASTATECC pThisCC, PSSMHANDLE pSSM);
445static void vmsvgaR3CmdBufSubmit(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, RTGCPHYS GCPhysCB, SVGACBContext CBCtx);
446static void vmsvgaR3PowerOnDevice(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, bool fLoadState);
447#endif /* IN_RING3 */
448
449
450#define SVGA_CASE_ID2STR(idx) case idx: return #idx
451#if defined(LOG_ENABLED)
452/**
453 * Index register string name lookup
454 *
455 * @returns Index register string or "UNKNOWN"
456 * @param pThis The shared VGA/VMSVGA state.
457 * @param idxReg The index register.
458 */
459static const char *vmsvgaIndexToString(PVGASTATE pThis, uint32_t idxReg)
460{
461 AssertCompile(SVGA_REG_TOP == 77); /* Ensure that the correct headers are used. */
462 switch (idxReg)
463 {
464 SVGA_CASE_ID2STR(SVGA_REG_ID);
465 SVGA_CASE_ID2STR(SVGA_REG_ENABLE);
466 SVGA_CASE_ID2STR(SVGA_REG_WIDTH);
467 SVGA_CASE_ID2STR(SVGA_REG_HEIGHT);
468 SVGA_CASE_ID2STR(SVGA_REG_MAX_WIDTH);
469 SVGA_CASE_ID2STR(SVGA_REG_MAX_HEIGHT);
470 SVGA_CASE_ID2STR(SVGA_REG_DEPTH);
471 SVGA_CASE_ID2STR(SVGA_REG_BITS_PER_PIXEL); /* Current bpp in the guest */
472 SVGA_CASE_ID2STR(SVGA_REG_PSEUDOCOLOR);
473 SVGA_CASE_ID2STR(SVGA_REG_RED_MASK);
474 SVGA_CASE_ID2STR(SVGA_REG_GREEN_MASK);
475 SVGA_CASE_ID2STR(SVGA_REG_BLUE_MASK);
476 SVGA_CASE_ID2STR(SVGA_REG_BYTES_PER_LINE);
477 SVGA_CASE_ID2STR(SVGA_REG_FB_START); /* (Deprecated) */
478 SVGA_CASE_ID2STR(SVGA_REG_FB_OFFSET);
479 SVGA_CASE_ID2STR(SVGA_REG_VRAM_SIZE);
480 SVGA_CASE_ID2STR(SVGA_REG_FB_SIZE);
481
482 /* ID 0 implementation only had the above registers, then the palette */
483 SVGA_CASE_ID2STR(SVGA_REG_CAPABILITIES);
484 SVGA_CASE_ID2STR(SVGA_REG_MEM_START); /* (Deprecated) */
485 SVGA_CASE_ID2STR(SVGA_REG_MEM_SIZE);
486 SVGA_CASE_ID2STR(SVGA_REG_CONFIG_DONE); /* Set when memory area configured */
487 SVGA_CASE_ID2STR(SVGA_REG_SYNC); /* See "FIFO Synchronization Registers" */
488 SVGA_CASE_ID2STR(SVGA_REG_BUSY); /* See "FIFO Synchronization Registers" */
489 SVGA_CASE_ID2STR(SVGA_REG_GUEST_ID); /* Set guest OS identifier */
490 SVGA_CASE_ID2STR(SVGA_REG_DEAD); /* (Deprecated) SVGA_REG_CURSOR_ID. */
491 SVGA_CASE_ID2STR(SVGA_REG_CURSOR_X); /* (Deprecated) */
492 SVGA_CASE_ID2STR(SVGA_REG_CURSOR_Y); /* (Deprecated) */
493 SVGA_CASE_ID2STR(SVGA_REG_CURSOR_ON); /* (Deprecated) */
494 SVGA_CASE_ID2STR(SVGA_REG_HOST_BITS_PER_PIXEL); /* (Deprecated) */
495 SVGA_CASE_ID2STR(SVGA_REG_SCRATCH_SIZE); /* Number of scratch registers */
496 SVGA_CASE_ID2STR(SVGA_REG_MEM_REGS); /* Number of FIFO registers */
497 SVGA_CASE_ID2STR(SVGA_REG_NUM_DISPLAYS); /* (Deprecated) */
498 SVGA_CASE_ID2STR(SVGA_REG_PITCHLOCK); /* Fixed pitch for all modes */
499 SVGA_CASE_ID2STR(SVGA_REG_IRQMASK); /* Interrupt mask */
500
501 /* Legacy multi-monitor support */
502 SVGA_CASE_ID2STR(SVGA_REG_NUM_GUEST_DISPLAYS); /* Number of guest displays in X/Y direction */
503 SVGA_CASE_ID2STR(SVGA_REG_DISPLAY_ID); /* Display ID for the following display attributes */
504 SVGA_CASE_ID2STR(SVGA_REG_DISPLAY_IS_PRIMARY); /* Whether this is a primary display */
505 SVGA_CASE_ID2STR(SVGA_REG_DISPLAY_POSITION_X); /* The display position x */
506 SVGA_CASE_ID2STR(SVGA_REG_DISPLAY_POSITION_Y); /* The display position y */
507 SVGA_CASE_ID2STR(SVGA_REG_DISPLAY_WIDTH); /* The display's width */
508 SVGA_CASE_ID2STR(SVGA_REG_DISPLAY_HEIGHT); /* The display's height */
509
510 SVGA_CASE_ID2STR(SVGA_REG_GMR_ID);
511 SVGA_CASE_ID2STR(SVGA_REG_GMR_DESCRIPTOR);
512 SVGA_CASE_ID2STR(SVGA_REG_GMR_MAX_IDS);
513 SVGA_CASE_ID2STR(SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
514
515 SVGA_CASE_ID2STR(SVGA_REG_TRACES); /* Enable trace-based updates even when FIFO is on */
516 SVGA_CASE_ID2STR(SVGA_REG_GMRS_MAX_PAGES); /* Maximum number of 4KB pages for all GMRs */
517 SVGA_CASE_ID2STR(SVGA_REG_MEMORY_SIZE); /* Total dedicated device memory excluding FIFO */
518 SVGA_CASE_ID2STR(SVGA_REG_COMMAND_LOW); /* Lower 32 bits and submits commands */
519 SVGA_CASE_ID2STR(SVGA_REG_COMMAND_HIGH); /* Upper 32 bits of command buffer PA */
520 SVGA_CASE_ID2STR(SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM); /* Max primary memory */
521 SVGA_CASE_ID2STR(SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB); /* Suggested limit on mob mem */
522 SVGA_CASE_ID2STR(SVGA_REG_DEV_CAP); /* Write dev cap index, read value */
523 SVGA_CASE_ID2STR(SVGA_REG_CMD_PREPEND_LOW);
524 SVGA_CASE_ID2STR(SVGA_REG_CMD_PREPEND_HIGH);
525 SVGA_CASE_ID2STR(SVGA_REG_SCREENTARGET_MAX_WIDTH);
526 SVGA_CASE_ID2STR(SVGA_REG_SCREENTARGET_MAX_HEIGHT);
527 SVGA_CASE_ID2STR(SVGA_REG_MOB_MAX_SIZE);
528 SVGA_CASE_ID2STR(SVGA_REG_BLANK_SCREEN_TARGETS);
529 SVGA_CASE_ID2STR(SVGA_REG_CAP2);
530 SVGA_CASE_ID2STR(SVGA_REG_DEVEL_CAP);
531 SVGA_CASE_ID2STR(SVGA_REG_GUEST_DRIVER_ID);
532 SVGA_CASE_ID2STR(SVGA_REG_GUEST_DRIVER_VERSION1);
533 SVGA_CASE_ID2STR(SVGA_REG_GUEST_DRIVER_VERSION2);
534 SVGA_CASE_ID2STR(SVGA_REG_GUEST_DRIVER_VERSION3);
535 SVGA_CASE_ID2STR(SVGA_REG_CURSOR_MOBID);
536 SVGA_CASE_ID2STR(SVGA_REG_CURSOR_MAX_BYTE_SIZE);
537 SVGA_CASE_ID2STR(SVGA_REG_CURSOR_MAX_DIMENSION);
538 SVGA_CASE_ID2STR(SVGA_REG_FIFO_CAPS);
539 SVGA_CASE_ID2STR(SVGA_REG_FENCE);
540 SVGA_CASE_ID2STR(SVGA_REG_RESERVED1);
541 SVGA_CASE_ID2STR(SVGA_REG_RESERVED2);
542 SVGA_CASE_ID2STR(SVGA_REG_RESERVED3);
543 SVGA_CASE_ID2STR(SVGA_REG_RESERVED4);
544 SVGA_CASE_ID2STR(SVGA_REG_RESERVED5);
545 SVGA_CASE_ID2STR(SVGA_REG_SCREENDMA);
546 SVGA_CASE_ID2STR(SVGA_REG_GBOBJECT_MEM_SIZE_KB);
547 SVGA_CASE_ID2STR(SVGA_REG_TOP); /* Must be 1 more than the last register */
548
549 default:
550 if (idxReg - (uint32_t)SVGA_SCRATCH_BASE < pThis->svga.cScratchRegion)
551 return "SVGA_SCRATCH_BASE reg";
552 if (idxReg - (uint32_t)SVGA_PALETTE_BASE < (uint32_t)SVGA_NUM_PALETTE_REGS)
553 return "SVGA_PALETTE_BASE reg";
554 return "UNKNOWN";
555 }
556}
557#endif /* LOG_ENABLED */
558
559#if defined(LOG_ENABLED) || (defined(IN_RING3) && defined(VBOX_WITH_VMSVGA3D))
560static const char *vmsvgaDevCapIndexToString(SVGA3dDevCapIndex idxDevCap)
561{
562 AssertCompile(SVGA3D_DEVCAP_MAX == 260);
563 switch (idxDevCap)
564 {
565 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_INVALID);
566 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_3D);
567 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_LIGHTS);
568 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_TEXTURES);
569 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_CLIP_PLANES);
570 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_VERTEX_SHADER_VERSION);
571 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_VERTEX_SHADER);
572 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION);
573 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_FRAGMENT_SHADER);
574 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_RENDER_TARGETS);
575 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_S23E8_TEXTURES);
576 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_S10E5_TEXTURES);
577 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_FIXED_VERTEXBLEND);
578 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_D16_BUFFER_FORMAT);
579 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_D24S8_BUFFER_FORMAT);
580 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_D24X8_BUFFER_FORMAT);
581 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_QUERY_TYPES);
582 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_TEXTURE_GRADIENT_SAMPLING);
583 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_POINT_SIZE);
584 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_SHADER_TEXTURES);
585 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
586 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
587 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_VOLUME_EXTENT);
588 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_TEXTURE_REPEAT);
589 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_TEXTURE_ASPECT_RATIO);
590 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY);
591 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_PRIMITIVE_COUNT);
592 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_VERTEX_INDEX);
593 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS);
594 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS);
595 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS);
596 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS);
597 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_TEXTURE_OPS);
598 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_X8R8G8B8);
599 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_A8R8G8B8);
600 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_A2R10G10B10);
601 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_X1R5G5B5);
602 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_A1R5G5B5);
603 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_A4R4G4B4);
604 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_R5G6B5);
605 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE16);
606 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE8_ALPHA8);
607 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_ALPHA8);
608 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE8);
609 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Z_D16);
610 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Z_D24S8);
611 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Z_D24X8);
612 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_DXT1);
613 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_DXT2);
614 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_DXT3);
615 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_DXT4);
616 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_DXT5);
617 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_BUMPX8L8V8U8);
618 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_A2W10V10U10);
619 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_BUMPU8V8);
620 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Q8W8V8U8);
621 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_CxV8U8);
622 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_R_S10E5);
623 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_R_S23E8);
624 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_RG_S10E5);
625 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_RG_S23E8);
626 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_ARGB_S10E5);
627 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_ARGB_S23E8);
628 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MISSING62);
629 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEXTURES);
630 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_SIMULTANEOUS_RENDER_TARGETS);
631 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_V16U16);
632 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_G16R16);
633 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_A16B16G16R16);
634 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_UYVY);
635 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_YUY2);
636 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD4); /* SVGA3D_DEVCAP_MULTISAMPLE_NONMASKABLESAMPLES */
637 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD5); /* SVGA3D_DEVCAP_MULTISAMPLE_MASKABLESAMPLES */
638 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD7); /* SVGA3D_DEVCAP_ALPHATOCOVERAGE */
639 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD6); /* SVGA3D_DEVCAP_SUPERSAMPLE */
640 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_AUTOGENMIPMAPS);
641 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_NV12);
642 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD10); /* SVGA3D_DEVCAP_SURFACEFMT_AYUV */
643 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_CONTEXT_IDS);
644 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_SURFACE_IDS);
645 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Z_DF16);
646 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Z_DF24);
647 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_Z_D24S8_INT);
648 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_ATI1);
649 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_ATI2);
650 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD1);
651 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD8); /* SVGA3D_DEVCAP_VIDEO_DECODE */
652 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD9); /* SVGA3D_DEVCAP_VIDEO_PROCESS */
653 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_LINE_AA);
654 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_LINE_STIPPLE);
655 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_LINE_WIDTH);
656 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX_AA_LINE_WIDTH);
657 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SURFACEFMT_YV12);
658 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD3); /* Old SVGA3D_DEVCAP_LOGICOPS */
659 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_TS_COLOR_KEY);
660 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD2);
661 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXCONTEXT);
662 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DEAD11); /* SVGA3D_DEVCAP_MAX_TEXTURE_ARRAY_SIZE */
663 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DX_MAX_VERTEXBUFFERS);
664 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DX_MAX_CONSTANT_BUFFERS);
665 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DX_PROVOKING_VERTEX);
666 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_X8R8G8B8);
667 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A8R8G8B8);
668 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R5G6B5);
669 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_X1R5G5B5);
670 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A1R5G5B5);
671 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A4R4G4B4);
672 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_D32);
673 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_D16);
674 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_D24S8);
675 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_D15S1);
676 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_LUMINANCE8);
677 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_LUMINANCE4_ALPHA4);
678 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_LUMINANCE16);
679 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_LUMINANCE8_ALPHA8);
680 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_DXT1);
681 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_DXT2);
682 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_DXT3);
683 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_DXT4);
684 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_DXT5);
685 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BUMPU8V8);
686 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BUMPL6V5U5);
687 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BUMPX8L8V8U8);
688 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_FORMAT_DEAD1);
689 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_ARGB_S10E5);
690 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_ARGB_S23E8);
691 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A2R10G10B10);
692 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_V8U8);
693 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Q8W8V8U8);
694 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_CxV8U8);
695 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_X8L8V8U8);
696 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A2W10V10U10);
697 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_ALPHA8);
698 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R_S10E5);
699 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R_S23E8);
700 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_RG_S10E5);
701 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_RG_S23E8);
702 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BUFFER);
703 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_D24X8);
704 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_V16U16);
705 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_G16R16);
706 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A16B16G16R16);
707 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_UYVY);
708 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_YUY2);
709 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_NV12);
710 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_FORMAT_DEAD2); /* SVGA3D_DEVCAP_DXFMT_AYUV */
711 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32A32_TYPELESS);
712 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32A32_UINT);
713 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32A32_SINT);
714 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32_TYPELESS);
715 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32_FLOAT);
716 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32_UINT);
717 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32_SINT);
718 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16B16A16_TYPELESS);
719 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16B16A16_UINT);
720 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16B16A16_SNORM);
721 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16B16A16_SINT);
722 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32_TYPELESS);
723 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32_UINT);
724 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32_SINT);
725 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G8X24_TYPELESS);
726 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_D32_FLOAT_S8X24_UINT);
727 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32_FLOAT_X8X24);
728 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_X32_G8X24_UINT);
729 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R10G10B10A2_TYPELESS);
730 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R10G10B10A2_UINT);
731 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R11G11B10_FLOAT);
732 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8B8A8_TYPELESS);
733 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8B8A8_UNORM);
734 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8B8A8_UNORM_SRGB);
735 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8B8A8_UINT);
736 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8B8A8_SINT);
737 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16_TYPELESS);
738 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16_UINT);
739 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16_SINT);
740 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32_TYPELESS);
741 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_D32_FLOAT);
742 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32_UINT);
743 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32_SINT);
744 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R24G8_TYPELESS);
745 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_D24_UNORM_S8_UINT);
746 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R24_UNORM_X8);
747 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_X24_G8_UINT);
748 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8_TYPELESS);
749 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8_UNORM);
750 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8_UINT);
751 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8_SINT);
752 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16_TYPELESS);
753 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16_UNORM);
754 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16_UINT);
755 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16_SNORM);
756 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16_SINT);
757 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8_TYPELESS);
758 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8_UNORM);
759 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8_UINT);
760 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8_SNORM);
761 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8_SINT);
762 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_P8);
763 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R9G9B9E5_SHAREDEXP);
764 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8_B8G8_UNORM);
765 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_G8R8_G8B8_UNORM);
766 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC1_TYPELESS);
767 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC1_UNORM_SRGB);
768 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC2_TYPELESS);
769 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC2_UNORM_SRGB);
770 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC3_TYPELESS);
771 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC3_UNORM_SRGB);
772 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC4_TYPELESS);
773 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_ATI1);
774 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC4_SNORM);
775 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC5_TYPELESS);
776 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_ATI2);
777 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC5_SNORM);
778 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R10G10B10_XR_BIAS_A2_UNORM);
779 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B8G8R8A8_TYPELESS);
780 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B8G8R8A8_UNORM_SRGB);
781 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B8G8R8X8_TYPELESS);
782 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B8G8R8X8_UNORM_SRGB);
783 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_DF16);
784 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_DF24);
785 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_Z_D24S8_INT);
786 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_YV12);
787 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32B32A32_FLOAT);
788 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16B16A16_FLOAT);
789 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16B16A16_UNORM);
790 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32G32_FLOAT);
791 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R10G10B10A2_UNORM);
792 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8B8A8_SNORM);
793 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16_FLOAT);
794 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16_UNORM);
795 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16G16_SNORM);
796 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R32_FLOAT);
797 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R8G8_SNORM);
798 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_R16_FLOAT);
799 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_D16_UNORM);
800 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_A8_UNORM);
801 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC1_UNORM);
802 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC2_UNORM);
803 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC3_UNORM);
804 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B5G6R5_UNORM);
805 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B5G5R5A1_UNORM);
806 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B8G8R8A8_UNORM);
807 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_B8G8R8X8_UNORM);
808 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC4_UNORM);
809 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC5_UNORM);
810 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SM41);
811 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MULTISAMPLE_2X);
812 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MULTISAMPLE_4X);
813 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MS_FULL_QUALITY);
814 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_LOGICOPS);
815 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_LOGIC_BLENDOPS);
816 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_RESERVED_1);
817 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC6H_TYPELESS);
818 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC6H_UF16);
819 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC6H_SF16);
820 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC7_TYPELESS);
821 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC7_UNORM);
822 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_DXFMT_BC7_UNORM_SRGB);
823 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_RESERVED_2);
824 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_SM5);
825 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MULTISAMPLE_8X);
826
827 SVGA_CASE_ID2STR(SVGA3D_DEVCAP_MAX);
828
829 default:
830 break;
831 }
832 return "UNKNOWN";
833}
834#endif /* defined(LOG_ENABLED) || (defined(IN_RING3) && defined(VBOX_WITH_VMSVGA3D)) */
835#undef SVGA_CASE_ID2STR
836
837
838#ifdef IN_RING3
839
840/**
841 * @interface_method_impl{PDMIDISPLAYPORT,pfnSetViewport}
842 */
843DECLCALLBACK(void) vmsvgaR3PortSetViewport(PPDMIDISPLAYPORT pInterface, uint32_t idScreen, uint32_t x, uint32_t y, uint32_t cx, uint32_t cy)
844{
845 PVGASTATECC pThisCC = RT_FROM_MEMBER(pInterface, VGASTATECC, IPort);
846 PVGASTATE pThis = PDMDEVINS_2_DATA(pThisCC->pDevIns, PVGASTATE);
847
848 Log(("vmsvgaPortSetViewPort: screen %d (%d,%d)(%d,%d)\n", idScreen, x, y, cx, cy));
849 VMSVGAVIEWPORT const OldViewport = pThis->svga.viewport;
850
851 /** @todo Test how it interacts with multiple screen objects. */
852 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, idScreen);
853 uint32_t const uWidth = pScreen ? pScreen->cWidth : 0;
854 uint32_t const uHeight = pScreen ? pScreen->cHeight : 0;
855
856 if (x < uWidth)
857 {
858 pThis->svga.viewport.x = x;
859 pThis->svga.viewport.cx = RT_MIN(cx, uWidth - x);
860 pThis->svga.viewport.xRight = x + pThis->svga.viewport.cx;
861 }
862 else
863 {
864 pThis->svga.viewport.x = uWidth;
865 pThis->svga.viewport.cx = 0;
866 pThis->svga.viewport.xRight = uWidth;
867 }
868 if (y < uHeight)
869 {
870 pThis->svga.viewport.y = y;
871 pThis->svga.viewport.cy = RT_MIN(cy, uHeight - y);
872 pThis->svga.viewport.yLowWC = uHeight - y - pThis->svga.viewport.cy;
873 pThis->svga.viewport.yHighWC = uHeight - y;
874 }
875 else
876 {
877 pThis->svga.viewport.y = uHeight;
878 pThis->svga.viewport.cy = 0;
879 pThis->svga.viewport.yLowWC = 0;
880 pThis->svga.viewport.yHighWC = 0;
881 }
882
883# ifdef VBOX_WITH_VMSVGA3D
884 /*
885 * Now inform the 3D backend.
886 */
887 if (pThis->svga.f3DEnabled)
888 vmsvga3dUpdateHostScreenViewport(pThisCC, idScreen, &OldViewport);
889# else
890 RT_NOREF(OldViewport);
891# endif
892}
893
894
895/**
896 * Updating screen information in API
897 *
898 * @param pThis The The shared VGA/VMSVGA instance data.
899 * @param pThisCC The VGA/VMSVGA state for ring-3.
900 */
901void vmsvgaR3VBVAResize(PVGASTATE pThis, PVGASTATECC pThisCC)
902{
903 int rc;
904
905 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
906
907 for (unsigned iScreen = 0; iScreen < RT_ELEMENTS(pSVGAState->aScreens); ++iScreen)
908 {
909 VMSVGASCREENOBJECT *pScreen = &pSVGAState->aScreens[iScreen];
910 if (!pScreen->fModified)
911 continue;
912
913 pScreen->fModified = false;
914
915 VBVAINFOVIEW view;
916 RT_ZERO(view);
917 view.u32ViewIndex = pScreen->idScreen;
918 // view.u32ViewOffset = 0;
919 view.u32ViewSize = pThis->vram_size;
920 view.u32MaxScreenSize = pThis->vram_size;
921
922 VBVAINFOSCREEN screen;
923 RT_ZERO(screen);
924 screen.u32ViewIndex = pScreen->idScreen;
925
926 if (pScreen->fDefined)
927 {
928 if ( pScreen->cWidth == VMSVGA_VAL_UNINITIALIZED
929 || pScreen->cHeight == VMSVGA_VAL_UNINITIALIZED
930 || pScreen->cBpp == VMSVGA_VAL_UNINITIALIZED)
931 {
932 Assert(pThis->svga.fGFBRegisters);
933 continue;
934 }
935
936 screen.i32OriginX = pScreen->xOrigin;
937 screen.i32OriginY = pScreen->yOrigin;
938 screen.u32StartOffset = pScreen->offVRAM;
939 screen.u32LineSize = pScreen->cbPitch;
940 screen.u32Width = pScreen->cWidth;
941 screen.u32Height = pScreen->cHeight;
942 screen.u16BitsPerPixel = pScreen->cBpp;
943 if (!(pScreen->fuScreen & SVGA_SCREEN_DEACTIVATE))
944 screen.u16Flags = VBVA_SCREEN_F_ACTIVE;
945 if (pScreen->fuScreen & SVGA_SCREEN_BLANKING)
946 screen.u16Flags |= VBVA_SCREEN_F_BLANK2;
947 }
948 else
949 {
950 /* Screen is destroyed. */
951 screen.u16Flags = VBVA_SCREEN_F_DISABLED;
952 }
953
954 void *pvVRAM = pScreen->pvScreenBitmap ? pScreen->pvScreenBitmap : pThisCC->pbVRam;
955 rc = pThisCC->pDrv->pfnVBVAResize(pThisCC->pDrv, &view, &screen, pvVRAM, /*fResetInputMapping=*/ true);
956 AssertRC(rc);
957 }
958}
959
960
961/**
962 * @interface_method_impl{PDMIDISPLAYPORT,pfnReportMonitorPositions}
963 *
964 * Used to update screen offsets (positions) since appearently vmwgfx fails to
965 * pass correct offsets thru FIFO.
966 */
967DECLCALLBACK(void) vmsvgaR3PortReportMonitorPositions(PPDMIDISPLAYPORT pInterface, uint32_t cPositions, PCRTPOINT paPositions)
968{
969 PVGASTATECC pThisCC = RT_FROM_MEMBER(pInterface, VGASTATECC, IPort);
970 PVGASTATE pThis = PDMDEVINS_2_DATA(pThisCC->pDevIns, PVGASTATE);
971 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
972
973 AssertReturnVoid(pSVGAState);
974
975 /* We assume cPositions is the # of outputs Xserver reports and paPositions is (-1, -1) for disabled monitors. */
976 cPositions = RT_MIN(cPositions, RT_ELEMENTS(pSVGAState->aScreens));
977 for (uint32_t i = 0; i < cPositions; ++i)
978 {
979 if ( pSVGAState->aScreens[i].xOrigin == paPositions[i].x
980 && pSVGAState->aScreens[i].yOrigin == paPositions[i].y)
981 continue;
982
983 if (paPositions[i].x == -1)
984 continue;
985 if (paPositions[i].y == -1)
986 continue;
987
988 pSVGAState->aScreens[i].xOrigin = paPositions[i].x;
989 pSVGAState->aScreens[i].yOrigin = paPositions[i].y;
990 pSVGAState->aScreens[i].fModified = true;
991 }
992
993 vmsvgaR3VBVAResize(pThis, pThisCC);
994}
995
996#endif /* IN_RING3 */
997
998/**
999 * Read port register
1000 *
1001 * @returns VBox status code.
1002 * @param pDevIns The device instance.
1003 * @param pThis The shared VGA/VMSVGA state.
1004 * @param pu32 Where to store the read value
1005 */
1006static int vmsvgaReadPort(PPDMDEVINS pDevIns, PVGASTATE pThis, uint32_t *pu32)
1007{
1008#ifdef IN_RING3
1009 PVGASTATER3 pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
1010#endif
1011 int rc = VINF_SUCCESS;
1012 *pu32 = 0;
1013
1014 /* Rough index register validation. */
1015 uint32_t idxReg = pThis->svga.u32IndexReg;
1016#if !defined(IN_RING3) && defined(VBOX_STRICT)
1017 ASSERT_GUEST_MSG_RETURN(idxReg < SVGA_SCRATCH_BASE + pThis->svga.cScratchRegion, ("idxReg=%#x\n", idxReg),
1018 VINF_IOM_R3_IOPORT_READ);
1019#else
1020 ASSERT_GUEST_MSG_STMT_RETURN(idxReg < SVGA_SCRATCH_BASE + pThis->svga.cScratchRegion, ("idxReg=%#x\n", idxReg),
1021 STAM_REL_COUNTER_INC(&pThis->svga.StatRegUnknownRd),
1022 VINF_SUCCESS);
1023#endif
1024 RT_UNTRUSTED_VALIDATED_FENCE();
1025
1026 /* We must adjust the register number if we're in SVGA_ID_0 mode because the PALETTE range moved. */
1027 if ( idxReg >= SVGA_REG_ID_0_TOP
1028 && pThis->svga.u32SVGAId == SVGA_ID_0)
1029 {
1030 idxReg += SVGA_PALETTE_BASE - SVGA_REG_ID_0_TOP;
1031 Log(("vmsvgaWritePort: SVGA_ID_0 reg adj %#x -> %#x\n", pThis->svga.u32IndexReg, idxReg));
1032 }
1033
1034 switch (idxReg)
1035 {
1036 case SVGA_REG_ID:
1037 STAM_REL_COUNTER_INC(&pThis->svga.StatRegIdRd);
1038 *pu32 = pThis->svga.u32SVGAId;
1039 break;
1040
1041 case SVGA_REG_ENABLE:
1042 STAM_REL_COUNTER_INC(&pThis->svga.StatRegEnableRd);
1043 *pu32 = pThis->svga.fEnabled;
1044 break;
1045
1046 case SVGA_REG_WIDTH:
1047 {
1048 STAM_REL_COUNTER_INC(&pThis->svga.StatRegWidthRd);
1049 if ( pThis->svga.fEnabled
1050 && pThis->svga.uWidth != VMSVGA_VAL_UNINITIALIZED)
1051 *pu32 = pThis->svga.uWidth;
1052 else
1053 {
1054#ifndef IN_RING3
1055 rc = VINF_IOM_R3_IOPORT_READ;
1056#else
1057 *pu32 = pThisCC->pDrv->cx;
1058#endif
1059 }
1060 break;
1061 }
1062
1063 case SVGA_REG_HEIGHT:
1064 {
1065 STAM_REL_COUNTER_INC(&pThis->svga.StatRegHeightRd);
1066 if ( pThis->svga.fEnabled
1067 && pThis->svga.uHeight != VMSVGA_VAL_UNINITIALIZED)
1068 *pu32 = pThis->svga.uHeight;
1069 else
1070 {
1071#ifndef IN_RING3
1072 rc = VINF_IOM_R3_IOPORT_READ;
1073#else
1074 *pu32 = pThisCC->pDrv->cy;
1075#endif
1076 }
1077 break;
1078 }
1079
1080 case SVGA_REG_MAX_WIDTH:
1081 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMaxWidthRd);
1082 *pu32 = pThis->svga.u32MaxWidth;
1083 break;
1084
1085 case SVGA_REG_MAX_HEIGHT:
1086 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMaxHeightRd);
1087 *pu32 = pThis->svga.u32MaxHeight;
1088 break;
1089
1090 case SVGA_REG_DEPTH:
1091 /* This returns the color depth of the current mode. */
1092 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDepthRd);
1093 switch (pThis->svga.uBpp)
1094 {
1095 case 15:
1096 case 16:
1097 case 24:
1098 *pu32 = pThis->svga.uBpp;
1099 break;
1100
1101 default:
1102 case 32:
1103 *pu32 = 24; /* The upper 8 bits are either alpha bits or not used. */
1104 break;
1105 }
1106 break;
1107
1108 case SVGA_REG_HOST_BITS_PER_PIXEL: /* (Deprecated) */
1109 STAM_REL_COUNTER_INC(&pThis->svga.StatRegHostBitsPerPixelRd);
1110 *pu32 = pThis->svga.uHostBpp;
1111 break;
1112
1113 case SVGA_REG_BITS_PER_PIXEL: /* Current bpp in the guest */
1114 STAM_REL_COUNTER_INC(&pThis->svga.StatRegBitsPerPixelRd);
1115 *pu32 = pThis->svga.uBpp;
1116 break;
1117
1118 case SVGA_REG_PSEUDOCOLOR:
1119 STAM_REL_COUNTER_INC(&pThis->svga.StatRegPsuedoColorRd);
1120 *pu32 = pThis->svga.uBpp == 8; /* See section 6 "Pseudocolor" in svga_interface.txt. */
1121 break;
1122
1123 case SVGA_REG_RED_MASK:
1124 case SVGA_REG_GREEN_MASK:
1125 case SVGA_REG_BLUE_MASK:
1126 {
1127 uint32_t uBpp;
1128
1129 if (pThis->svga.fEnabled)
1130 uBpp = pThis->svga.uBpp;
1131 else
1132 uBpp = pThis->svga.uHostBpp;
1133
1134 uint32_t u32RedMask, u32GreenMask, u32BlueMask;
1135 switch (uBpp)
1136 {
1137 case 8:
1138 u32RedMask = 0x07;
1139 u32GreenMask = 0x38;
1140 u32BlueMask = 0xc0;
1141 break;
1142
1143 case 15:
1144 u32RedMask = 0x0000001f;
1145 u32GreenMask = 0x000003e0;
1146 u32BlueMask = 0x00007c00;
1147 break;
1148
1149 case 16:
1150 u32RedMask = 0x0000001f;
1151 u32GreenMask = 0x000007e0;
1152 u32BlueMask = 0x0000f800;
1153 break;
1154
1155 case 24:
1156 case 32:
1157 default:
1158 u32RedMask = 0x00ff0000;
1159 u32GreenMask = 0x0000ff00;
1160 u32BlueMask = 0x000000ff;
1161 break;
1162 }
1163 switch (idxReg)
1164 {
1165 case SVGA_REG_RED_MASK:
1166 STAM_REL_COUNTER_INC(&pThis->svga.StatRegRedMaskRd);
1167 *pu32 = u32RedMask;
1168 break;
1169
1170 case SVGA_REG_GREEN_MASK:
1171 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGreenMaskRd);
1172 *pu32 = u32GreenMask;
1173 break;
1174
1175 case SVGA_REG_BLUE_MASK:
1176 STAM_REL_COUNTER_INC(&pThis->svga.StatRegBlueMaskRd);
1177 *pu32 = u32BlueMask;
1178 break;
1179 }
1180 break;
1181 }
1182
1183 case SVGA_REG_BYTES_PER_LINE:
1184 {
1185 STAM_REL_COUNTER_INC(&pThis->svga.StatRegBytesPerLineRd);
1186 if ( pThis->svga.fEnabled
1187 && pThis->svga.cbScanline)
1188 *pu32 = pThis->svga.cbScanline;
1189 else
1190 {
1191#ifndef IN_RING3
1192 rc = VINF_IOM_R3_IOPORT_READ;
1193#else
1194 *pu32 = pThisCC->pDrv->cbScanline;
1195#endif
1196 }
1197 break;
1198 }
1199
1200 case SVGA_REG_VRAM_SIZE: /* VRAM size */
1201 STAM_REL_COUNTER_INC(&pThis->svga.StatRegVramSizeRd);
1202 *pu32 = pThis->vram_size;
1203 break;
1204
1205 case SVGA_REG_FB_START: /* Frame buffer physical address. */
1206 STAM_REL_COUNTER_INC(&pThis->svga.StatRegFbStartRd);
1207 Assert(pThis->GCPhysVRAM <= 0xffffffff);
1208 *pu32 = pThis->GCPhysVRAM;
1209 break;
1210
1211 case SVGA_REG_FB_OFFSET: /* Offset of the frame buffer in VRAM */
1212 STAM_REL_COUNTER_INC(&pThis->svga.StatRegFbOffsetRd);
1213 /* Always zero in our case. */
1214 *pu32 = 0;
1215 break;
1216
1217 case SVGA_REG_FB_SIZE: /* Frame buffer size */
1218 {
1219#ifndef IN_RING3
1220 rc = VINF_IOM_R3_IOPORT_READ;
1221#else
1222 STAM_REL_COUNTER_INC(&pThis->svga.StatRegFbSizeRd);
1223
1224 /* VMWare testcases want at least 4 MB in case the hardware is disabled. */
1225 if ( pThis->svga.fEnabled
1226 && pThis->svga.uHeight != VMSVGA_VAL_UNINITIALIZED)
1227 {
1228 /* Hardware enabled; return real framebuffer size .*/
1229 *pu32 = (uint32_t)pThis->svga.uHeight * pThis->svga.cbScanline;
1230 }
1231 else
1232 *pu32 = RT_MAX(0x100000, (uint32_t)pThisCC->pDrv->cy * pThisCC->pDrv->cbScanline);
1233
1234 *pu32 = RT_MIN(pThis->vram_size, *pu32);
1235 Log(("h=%d w=%d bpp=%d\n", pThisCC->pDrv->cy, pThisCC->pDrv->cx, pThisCC->pDrv->cBits));
1236#endif
1237 break;
1238 }
1239
1240 case SVGA_REG_CAPABILITIES:
1241 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCapabilitesRd);
1242 *pu32 = pThis->svga.u32DeviceCaps;
1243 break;
1244
1245 case SVGA_REG_MEM_START: /* FIFO start */
1246 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMemStartRd);
1247 Assert(pThis->svga.GCPhysFIFO <= 0xffffffff);
1248 *pu32 = pThis->svga.GCPhysFIFO;
1249 break;
1250
1251 case SVGA_REG_MEM_SIZE: /* FIFO size */
1252 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMemSizeRd);
1253 *pu32 = pThis->svga.cbFIFO;
1254 break;
1255
1256 case SVGA_REG_CONFIG_DONE: /* Set when memory area configured */
1257 STAM_REL_COUNTER_INC(&pThis->svga.StatRegConfigDoneRd);
1258 *pu32 = pThis->svga.fConfigured;
1259 break;
1260
1261 case SVGA_REG_SYNC: /* See "FIFO Synchronization Registers" */
1262 STAM_REL_COUNTER_INC(&pThis->svga.StatRegSyncRd);
1263 *pu32 = 0;
1264 break;
1265
1266 case SVGA_REG_BUSY: /* See "FIFO Synchronization Registers" */
1267 STAM_REL_COUNTER_INC(&pThis->svga.StatRegBusyRd);
1268 if (pThis->svga.fBusy)
1269 {
1270#ifndef IN_RING3
1271 /* Go to ring-3 and halt the CPU. */
1272 rc = VINF_IOM_R3_IOPORT_READ;
1273 RT_NOREF(pDevIns);
1274 break;
1275#else /* IN_RING3 */
1276# if defined(VMSVGA_USE_EMT_HALT_CODE)
1277 /* The guest is basically doing a HLT via the device here, but with
1278 a special wake up condition on FIFO completion. */
1279 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
1280 STAM_REL_PROFILE_START(&pSVGAState->StatBusyDelayEmts, EmtDelay);
1281 VMCPUID idCpu = PDMDevHlpGetCurrentCpuId(pDevIns);
1282 VMCPUSET_ATOMIC_ADD(&pSVGAState->BusyDelayedEmts, idCpu);
1283 ASMAtomicIncU32(&pSVGAState->cBusyDelayedEmts);
1284 if (pThis->svga.fBusy)
1285 {
1286 PDMDevHlpCritSectLeave(pDevIns, &pThis->CritSect); /* hack around lock order issue. */
1287 rc = PDMDevHlpVMWaitForDeviceReady(pDevIns, idCpu);
1288 int const rcLock = PDMDevHlpCritSectEnter(pDevIns, &pThis->CritSect, VERR_IGNORED);
1289 PDM_CRITSECT_RELEASE_ASSERT_RC_DEV(pDevIns, &pThis->CritSect, rcLock);
1290 }
1291 ASMAtomicDecU32(&pSVGAState->cBusyDelayedEmts);
1292 VMCPUSET_ATOMIC_DEL(&pSVGAState->BusyDelayedEmts, idCpu);
1293# else
1294
1295 /* Delay the EMT a bit so the FIFO and others can get some work done.
1296 This used to be a crude 50 ms sleep. The current code tries to be
1297 more efficient, but the consept is still very crude. */
1298 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
1299 STAM_REL_PROFILE_START(&pSVGAState->StatBusyDelayEmts, EmtDelay);
1300 RTThreadYield();
1301 if (pThis->svga.fBusy)
1302 {
1303 uint32_t cRefs = ASMAtomicIncU32(&pSVGAState->cBusyDelayedEmts);
1304
1305 if (pThis->svga.fBusy && cRefs == 1)
1306 RTSemEventMultiReset(pSVGAState->hBusyDelayedEmts);
1307 if (pThis->svga.fBusy)
1308 {
1309 /** @todo If this code is going to stay, we need to call into the halt/wait
1310 * code in VMEmt.cpp here, otherwise all kind of EMT interaction will
1311 * suffer when the guest is polling on a busy FIFO. */
1312 uint64_t uIgnored1, uIgnored2;
1313 uint64_t cNsMaxWait = TMVirtualSyncGetNsToDeadline(PDMDevHlpGetVM(pDevIns), &uIgnored1, &uIgnored2);
1314 if (cNsMaxWait >= RT_NS_100US)
1315 RTSemEventMultiWaitEx(pSVGAState->hBusyDelayedEmts,
1316 RTSEMWAIT_FLAGS_NANOSECS | RTSEMWAIT_FLAGS_RELATIVE | RTSEMWAIT_FLAGS_NORESUME,
1317 RT_MIN(cNsMaxWait, RT_NS_10MS));
1318 }
1319
1320 ASMAtomicDecU32(&pSVGAState->cBusyDelayedEmts);
1321 }
1322 STAM_REL_PROFILE_STOP(&pSVGAState->StatBusyDelayEmts, EmtDelay);
1323# endif
1324 *pu32 = pThis->svga.fBusy != 0;
1325#endif /* IN_RING3 */
1326 }
1327 else
1328 *pu32 = false;
1329 break;
1330
1331 case SVGA_REG_GUEST_ID: /* Set guest OS identifier */
1332 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGuestIdRd);
1333 *pu32 = pThis->svga.u32GuestId;
1334 break;
1335
1336 case SVGA_REG_SCRATCH_SIZE: /* Number of scratch registers */
1337 STAM_REL_COUNTER_INC(&pThis->svga.StatRegScratchSizeRd);
1338 *pu32 = pThis->svga.cScratchRegion;
1339 break;
1340
1341 case SVGA_REG_MEM_REGS: /* Number of FIFO registers */
1342 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMemRegsRd);
1343 *pu32 = SVGA_FIFO_NUM_REGS;
1344 break;
1345
1346 case SVGA_REG_PITCHLOCK: /* Fixed pitch for all modes */
1347 STAM_REL_COUNTER_INC(&pThis->svga.StatRegPitchLockRd);
1348 *pu32 = pThis->svga.u32PitchLock;
1349 break;
1350
1351 case SVGA_REG_IRQMASK: /* Interrupt mask */
1352 STAM_REL_COUNTER_INC(&pThis->svga.StatRegIrqMaskRd);
1353 *pu32 = pThis->svga.u32IrqMask;
1354 break;
1355
1356 /* See "Guest memory regions" below. */
1357 case SVGA_REG_GMR_ID:
1358 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGmrIdRd);
1359 *pu32 = pThis->svga.u32CurrentGMRId;
1360 break;
1361
1362 case SVGA_REG_GMR_DESCRIPTOR:
1363 STAM_REL_COUNTER_INC(&pThis->svga.StatRegWriteOnlyRd);
1364 /* Write only */
1365 *pu32 = 0;
1366 break;
1367
1368 case SVGA_REG_GMR_MAX_IDS:
1369 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGmrMaxIdsRd);
1370 *pu32 = pThis->svga.cGMR;
1371 break;
1372
1373 case SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH:
1374 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGmrMaxDescriptorLengthRd);
1375 *pu32 = VMSVGA_MAX_GMR_PAGES;
1376 break;
1377
1378 case SVGA_REG_TRACES: /* Enable trace-based updates even when FIFO is on */
1379 STAM_REL_COUNTER_INC(&pThis->svga.StatRegTracesRd);
1380 *pu32 = pThis->svga.fTraces;
1381 break;
1382
1383 case SVGA_REG_GMRS_MAX_PAGES: /* Maximum number of 4KB pages for all GMRs */
1384 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGmrsMaxPagesRd);
1385 *pu32 = VMSVGA_MAX_GMR_PAGES;
1386 break;
1387
1388 case SVGA_REG_MEMORY_SIZE: /* Total dedicated device memory excluding FIFO */
1389 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMemorySizeRd);
1390 *pu32 = VMSVGA_SURFACE_SIZE;
1391 break;
1392
1393 case SVGA_REG_TOP: /* Must be 1 more than the last register */
1394 STAM_REL_COUNTER_INC(&pThis->svga.StatRegTopRd);
1395 break;
1396
1397 /* Mouse cursor support. */
1398 case SVGA_REG_DEAD: /* SVGA_REG_CURSOR_ID */
1399 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorIdRd);
1400 *pu32 = pThis->svga.uCursorID;
1401 break;
1402
1403 case SVGA_REG_CURSOR_X:
1404 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorXRd);
1405 *pu32 = pThis->svga.uCursorX;
1406 break;
1407
1408 case SVGA_REG_CURSOR_Y:
1409 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorYRd);
1410 *pu32 = pThis->svga.uCursorY;
1411 break;
1412
1413 case SVGA_REG_CURSOR_ON:
1414 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorOnRd);
1415 *pu32 = pThis->svga.uCursorOn;
1416 break;
1417
1418 /* Legacy multi-monitor support */
1419 case SVGA_REG_NUM_GUEST_DISPLAYS:/* Number of guest displays in X/Y direction */
1420 STAM_REL_COUNTER_INC(&pThis->svga.StatRegNumGuestDisplaysRd);
1421 *pu32 = 1;
1422 break;
1423
1424 case SVGA_REG_DISPLAY_ID: /* Display ID for the following display attributes */
1425 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayIdRd);
1426 *pu32 = 0;
1427 break;
1428
1429 case SVGA_REG_DISPLAY_IS_PRIMARY:/* Whether this is a primary display */
1430 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayIsPrimaryRd);
1431 *pu32 = 0;
1432 break;
1433
1434 case SVGA_REG_DISPLAY_POSITION_X:/* The display position x */
1435 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayPositionXRd);
1436 *pu32 = 0;
1437 break;
1438
1439 case SVGA_REG_DISPLAY_POSITION_Y:/* The display position y */
1440 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayPositionYRd);
1441 *pu32 = 0;
1442 break;
1443
1444 case SVGA_REG_DISPLAY_WIDTH: /* The display's width */
1445 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayWidthRd);
1446 *pu32 = pThis->svga.uWidth;
1447 break;
1448
1449 case SVGA_REG_DISPLAY_HEIGHT: /* The display's height */
1450 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayHeightRd);
1451 *pu32 = pThis->svga.uHeight;
1452 break;
1453
1454 case SVGA_REG_NUM_DISPLAYS: /* (Deprecated) */
1455 STAM_REL_COUNTER_INC(&pThis->svga.StatRegNumDisplaysRd);
1456 /* We must return something sensible here otherwise the Linux driver
1457 will take a legacy code path without 3d support. This number also
1458 limits how many screens Linux guests will allow. */
1459 *pu32 = pThis->cMonitors;
1460 break;
1461
1462 /*
1463 * SVGA_CAP_GBOBJECTS+ registers.
1464 */
1465 case SVGA_REG_COMMAND_LOW:
1466 /* Lower 32 bits of command buffer physical address. */
1467 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCommandLowRd);
1468 *pu32 = pThis->svga.u32RegCommandLow;
1469 break;
1470
1471 case SVGA_REG_COMMAND_HIGH:
1472 /* Upper 32 bits of command buffer PA. */
1473 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCommandHighRd);
1474 *pu32 = pThis->svga.u32RegCommandHigh;
1475 break;
1476
1477 case SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM:
1478 /* Max primary (screen) memory. */
1479 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMaxPrimBBMemRd);
1480 *pu32 = pThis->vram_size; /** @todo Maybe half VRAM? */
1481 break;
1482
1483 case SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB:
1484 /* Suggested limit on mob mem (i.e. size of the guest mapped VRAM in KB) */
1485 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGBMemSizeRd);
1486 *pu32 = pThis->vram_size / 1024;
1487 break;
1488
1489 case SVGA_REG_DEV_CAP:
1490 /* Write dev cap index, read value */
1491 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDevCapRd);
1492 if (pThis->svga.u32DevCapIndex < RT_ELEMENTS(pThis->svga.au32DevCaps))
1493 {
1494 RT_UNTRUSTED_VALIDATED_FENCE();
1495 *pu32 = pThis->svga.au32DevCaps[pThis->svga.u32DevCapIndex];
1496 }
1497 else
1498 *pu32 = 0;
1499 break;
1500
1501 case SVGA_REG_CMD_PREPEND_LOW:
1502 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCmdPrependLowRd);
1503 *pu32 = 0; /* Not supported. */
1504 break;
1505
1506 case SVGA_REG_CMD_PREPEND_HIGH:
1507 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCmdPrependHighRd);
1508 *pu32 = 0; /* Not supported. */
1509 break;
1510
1511 case SVGA_REG_SCREENTARGET_MAX_WIDTH:
1512 STAM_REL_COUNTER_INC(&pThis->svga.StatRegScrnTgtMaxWidthRd);
1513 *pu32 = pThis->svga.u32MaxWidth;
1514 break;
1515
1516 case SVGA_REG_SCREENTARGET_MAX_HEIGHT:
1517 STAM_REL_COUNTER_INC(&pThis->svga.StatRegScrnTgtMaxHeightRd);
1518 *pu32 = pThis->svga.u32MaxHeight;
1519 break;
1520
1521 case SVGA_REG_MOB_MAX_SIZE:
1522 /* Essentially the max texture size */
1523 STAM_REL_COUNTER_INC(&pThis->svga.StatRegMobMaxSizeRd);
1524 *pu32 = _128M; /** @todo Some actual value. Probably the mapped VRAM size. */
1525 break;
1526
1527 case SVGA_REG_BLANK_SCREEN_TARGETS:
1528 /// @todo STAM_REL_COUNTER_INC(&pThis->svga.aStatRegRd[idxReg]);
1529 *pu32 = 0; /* Not supported. */
1530 break;
1531
1532 case SVGA_REG_CAP2:
1533 *pu32 = pThis->svga.u32DeviceCaps2;
1534 break;
1535
1536 case SVGA_REG_DEVEL_CAP:
1537 *pu32 = 0; /* Not supported. */
1538 break;
1539
1540 /*
1541 * SVGA_REG_GUEST_DRIVER_* registers require SVGA_CAP2_DX2.
1542 */
1543 case SVGA_REG_GUEST_DRIVER_ID:
1544 *pu32 = pThis->svga.u32GuestDriverId;
1545 break;
1546
1547 case SVGA_REG_GUEST_DRIVER_VERSION1:
1548 *pu32 = pThis->svga.u32GuestDriverVer1;
1549 break;
1550
1551 case SVGA_REG_GUEST_DRIVER_VERSION2:
1552 *pu32 = pThis->svga.u32GuestDriverVer2;
1553 break;
1554
1555 case SVGA_REG_GUEST_DRIVER_VERSION3:
1556 *pu32 = pThis->svga.u32GuestDriverVer3;
1557 break;
1558
1559 /*
1560 * SVGA_REG_CURSOR_ registers require SVGA_CAP2_CURSOR_MOB which the device does not support currently.
1561 */
1562 case SVGA_REG_CURSOR_MOBID:
1563 *pu32 = SVGA_ID_INVALID;
1564 break;
1565
1566 case SVGA_REG_CURSOR_MAX_BYTE_SIZE:
1567 *pu32 = 0;
1568 break;
1569
1570 case SVGA_REG_CURSOR_MAX_DIMENSION:
1571 *pu32 = 0;
1572 break;
1573
1574 case SVGA_REG_FIFO_CAPS:
1575 case SVGA_REG_FENCE: /* Same as SVGA_FIFO_FENCE for PCI_ID_SVGA3. Our device is PCI_ID_SVGA2 so not supported. */
1576 case SVGA_REG_RESERVED1: /* SVGA_REG_RESERVED* correspond to SVGA_REG_CURSOR4_*. Require SVGA_CAP2_EXTRA_REGS. */
1577 case SVGA_REG_RESERVED2:
1578 case SVGA_REG_RESERVED3:
1579 case SVGA_REG_RESERVED4:
1580 case SVGA_REG_RESERVED5:
1581 case SVGA_REG_SCREENDMA:
1582 *pu32 = 0; /* Not supported. */
1583 break;
1584
1585 case SVGA_REG_GBOBJECT_MEM_SIZE_KB:
1586 /** @todo "The maximum amount of guest-backed objects that the device can have resident at a time" */
1587 *pu32 = _1G / _1K;
1588 break;
1589
1590 default:
1591 {
1592 uint32_t offReg;
1593 if ((offReg = idxReg - SVGA_SCRATCH_BASE) < pThis->svga.cScratchRegion)
1594 {
1595 STAM_REL_COUNTER_INC(&pThis->svga.StatRegScratchRd);
1596 RT_UNTRUSTED_VALIDATED_FENCE();
1597 *pu32 = pThis->svga.au32ScratchRegion[offReg];
1598 }
1599 else if ((offReg = idxReg - SVGA_PALETTE_BASE) < (uint32_t)SVGA_NUM_PALETTE_REGS)
1600 {
1601 /* Note! Using last_palette rather than palette here to preserve the VGA one. */
1602 STAM_REL_COUNTER_INC(&pThis->svga.StatRegPaletteRd);
1603 RT_UNTRUSTED_VALIDATED_FENCE();
1604 uint32_t u32 = pThis->last_palette[offReg / 3];
1605 switch (offReg % 3)
1606 {
1607 case 0: *pu32 = (u32 >> 16) & 0xff; break; /* red */
1608 case 1: *pu32 = (u32 >> 8) & 0xff; break; /* green */
1609 case 2: *pu32 = u32 & 0xff; break; /* blue */
1610 }
1611 }
1612 else
1613 {
1614#if !defined(IN_RING3) && defined(VBOX_STRICT)
1615 rc = VINF_IOM_R3_IOPORT_READ;
1616#else
1617 STAM_REL_COUNTER_INC(&pThis->svga.StatRegUnknownRd);
1618
1619 /* Do not assert. The guest might be reading all registers. */
1620 LogFunc(("Unknown reg=%#x\n", idxReg));
1621#endif
1622 }
1623 break;
1624 }
1625 }
1626 LogFlow(("vmsvgaReadPort index=%s (%d) val=%#x rc=%x\n", vmsvgaIndexToString(pThis, idxReg), idxReg, *pu32, rc));
1627 return rc;
1628}
1629
1630#ifdef IN_RING3
1631/**
1632 * Apply the current resolution settings to change the video mode.
1633 *
1634 * @returns VBox status code.
1635 * @param pThis The shared VGA state.
1636 * @param pThisCC The ring-3 VGA state.
1637 */
1638int vmsvgaR3ChangeMode(PVGASTATE pThis, PVGASTATECC pThisCC)
1639{
1640 /* Always do changemode on FIFO thread. */
1641 Assert(RTThreadSelf() == pThisCC->svga.pFIFOIOThread->Thread);
1642
1643 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
1644
1645 pThisCC->pDrv->pfnLFBModeChange(pThisCC->pDrv, true);
1646
1647 if (pThis->svga.fGFBRegisters)
1648 {
1649 /* "For backwards compatibility, when the GFB mode registers (WIDTH,
1650 * HEIGHT, PITCHLOCK, BITS_PER_PIXEL) are modified, the SVGA device
1651 * deletes all screens other than screen #0, and redefines screen
1652 * #0 according to the specified mode. Drivers that use
1653 * SVGA_CMD_DEFINE_SCREEN should destroy or redefine screen #0."
1654 */
1655
1656 VMSVGASCREENOBJECT *pScreen = &pSVGAState->aScreens[0];
1657 pScreen->fDefined = true;
1658 pScreen->fModified = true;
1659 pScreen->fuScreen = SVGA_SCREEN_MUST_BE_SET | SVGA_SCREEN_IS_PRIMARY;
1660 pScreen->idScreen = 0;
1661 pScreen->xOrigin = 0;
1662 pScreen->yOrigin = 0;
1663 pScreen->offVRAM = 0;
1664 pScreen->cbPitch = pThis->svga.cbScanline;
1665 pScreen->cWidth = pThis->svga.uWidth;
1666 pScreen->cHeight = pThis->svga.uHeight;
1667 pScreen->cBpp = pThis->svga.uBpp;
1668
1669 for (unsigned iScreen = 1; iScreen < RT_ELEMENTS(pSVGAState->aScreens); ++iScreen)
1670 {
1671 /* Delete screen. */
1672 pScreen = &pSVGAState->aScreens[iScreen];
1673 if (pScreen->fDefined)
1674 {
1675 pScreen->fModified = true;
1676 pScreen->fDefined = false;
1677 }
1678 }
1679 }
1680 else
1681 {
1682 /* "If Screen Objects are supported, they can be used to fully
1683 * replace the functionality provided by the framebuffer registers
1684 * (SVGA_REG_WIDTH, HEIGHT, etc.) and by SVGA_CAP_DISPLAY_TOPOLOGY."
1685 */
1686 pThis->svga.uWidth = VMSVGA_VAL_UNINITIALIZED;
1687 pThis->svga.uHeight = VMSVGA_VAL_UNINITIALIZED;
1688 pThis->svga.uBpp = pThis->svga.uHostBpp;
1689 }
1690
1691 vmsvgaR3VBVAResize(pThis, pThisCC);
1692
1693 /* Last stuff. For the VGA device screenshot. */
1694 pThis->last_bpp = pSVGAState->aScreens[0].cBpp;
1695 pThis->last_scr_width = pSVGAState->aScreens[0].cWidth;
1696 pThis->last_scr_height = pSVGAState->aScreens[0].cHeight;
1697 pThis->last_width = pSVGAState->aScreens[0].cWidth;
1698 pThis->last_height = pSVGAState->aScreens[0].cHeight;
1699
1700 /* vmsvgaPortSetViewPort not called after state load; set sensible defaults. */
1701 if ( pThis->svga.viewport.cx == 0
1702 && pThis->svga.viewport.cy == 0)
1703 {
1704 pThis->svga.viewport.cx = pSVGAState->aScreens[0].cWidth;
1705 pThis->svga.viewport.xRight = pSVGAState->aScreens[0].cWidth;
1706 pThis->svga.viewport.cy = pSVGAState->aScreens[0].cHeight;
1707 pThis->svga.viewport.yHighWC = pSVGAState->aScreens[0].cHeight;
1708 pThis->svga.viewport.yLowWC = 0;
1709 }
1710
1711 return VINF_SUCCESS;
1712}
1713
1714int vmsvgaR3UpdateScreen(PVGASTATECC pThisCC, VMSVGASCREENOBJECT *pScreen, int x, int y, int w, int h)
1715{
1716 ASSERT_GUEST_LOGREL_MSG_RETURN(w > 0 && h > 0,
1717 ("vmsvgaR3UpdateScreen: screen %d (%d,%d) %dx%d: Invalid height and/or width supplied.\n",
1718 pScreen->idScreen, x, y, w, h),
1719 VERR_INVALID_PARAMETER);
1720
1721 VBVACMDHDR cmd;
1722 cmd.x = (int16_t)(pScreen->xOrigin + x);
1723 cmd.y = (int16_t)(pScreen->yOrigin + y);
1724 cmd.w = (uint16_t)w;
1725 cmd.h = (uint16_t)h;
1726
1727 pThisCC->pDrv->pfnVBVAUpdateBegin(pThisCC->pDrv, pScreen->idScreen);
1728 pThisCC->pDrv->pfnVBVAUpdateProcess(pThisCC->pDrv, pScreen->idScreen, &cmd, sizeof(cmd));
1729 pThisCC->pDrv->pfnVBVAUpdateEnd(pThisCC->pDrv, pScreen->idScreen,
1730 pScreen->xOrigin + x, pScreen->yOrigin + y, w, h);
1731
1732 return VINF_SUCCESS;
1733}
1734
1735#endif /* IN_RING3 */
1736#if defined(IN_RING0) || defined(IN_RING3)
1737
1738/**
1739 * Safely updates the SVGA_FIFO_BUSY register (in shared memory).
1740 *
1741 * @param pThis The shared VGA/VMSVGA instance data.
1742 * @param pThisCC The VGA/VMSVGA state for the current context.
1743 * @param fState The busy state.
1744 */
1745DECLINLINE(void) vmsvgaHCSafeFifoBusyRegUpdate(PVGASTATE pThis, PVGASTATECC pThisCC, bool fState)
1746{
1747 ASMAtomicWriteU32(&pThisCC->svga.pau32FIFO[SVGA_FIFO_BUSY], fState);
1748
1749 if (RT_UNLIKELY(fState != (pThis->svga.fBusy != 0)))
1750 {
1751 /* Race / unfortunately scheduling. Highly unlikly. */
1752 uint32_t cLoops = 64;
1753 do
1754 {
1755 ASMNopPause();
1756 fState = (pThis->svga.fBusy != 0);
1757 ASMAtomicWriteU32(&pThisCC->svga.pau32FIFO[SVGA_FIFO_BUSY], fState != 0);
1758 } while (cLoops-- > 0 && fState != (pThis->svga.fBusy != 0));
1759 }
1760}
1761
1762
1763/**
1764 * Update the scanline pitch in response to the guest changing mode
1765 * width/bpp.
1766 *
1767 * @param pThis The shared VGA/VMSVGA state.
1768 * @param pThisCC The VGA/VMSVGA state for the current context.
1769 */
1770DECLINLINE(void) vmsvgaHCUpdatePitch(PVGASTATE pThis, PVGASTATECC pThisCC)
1771{
1772 uint32_t RT_UNTRUSTED_VOLATILE_GUEST *pFIFO = pThisCC->svga.pau32FIFO;
1773 uint32_t uFifoPitchLock = pFIFO[SVGA_FIFO_PITCHLOCK];
1774 uint32_t uRegPitchLock = pThis->svga.u32PitchLock;
1775 uint32_t uFifoMin = pFIFO[SVGA_FIFO_MIN];
1776
1777 /* The SVGA_FIFO_PITCHLOCK register is only valid if SVGA_FIFO_MIN points past
1778 * it. If SVGA_FIFO_MIN is small, there may well be data at the SVGA_FIFO_PITCHLOCK
1779 * location but it has a different meaning.
1780 */
1781 if ((uFifoMin / sizeof(uint32_t)) <= SVGA_FIFO_PITCHLOCK)
1782 uFifoPitchLock = 0;
1783
1784 /* Sanitize values. */
1785 if ((uFifoPitchLock < 200) || (uFifoPitchLock > 32768))
1786 uFifoPitchLock = 0;
1787 if ((uRegPitchLock < 200) || (uRegPitchLock > 32768))
1788 uRegPitchLock = 0;
1789
1790 /* Prefer the register value to the FIFO value.*/
1791 if (uRegPitchLock)
1792 pThis->svga.cbScanline = uRegPitchLock;
1793 else if (uFifoPitchLock)
1794 pThis->svga.cbScanline = uFifoPitchLock;
1795 else
1796 pThis->svga.cbScanline = (uint32_t)pThis->svga.uWidth * (RT_ALIGN(pThis->svga.uBpp, 8) / 8);
1797
1798 if ((uFifoMin / sizeof(uint32_t)) <= SVGA_FIFO_PITCHLOCK)
1799 pThis->svga.u32PitchLock = pThis->svga.cbScanline;
1800}
1801
1802#endif /* IN_RING0 || IN_RING3 */
1803
1804#ifdef IN_RING3
1805
1806/**
1807 * Sends cursor position and visibility information from legacy
1808 * SVGA registers to the front-end.
1809 */
1810static void vmsvgaR3RegUpdateCursor(PVGASTATECC pThisCC, PVGASTATE pThis, uint32_t uCursorOn)
1811{
1812 /*
1813 * Writing the X/Y/ID registers does not trigger changes; only writing the
1814 * SVGA_REG_CURSOR_ON register does. That minimizes the overhead.
1815 * We boldly assume that guests aren't stupid and aren't writing the CURSOR_ON
1816 * register if they don't have to.
1817 */
1818 uint32_t x, y, idScreen;
1819 uint32_t fFlags = VBVA_CURSOR_VALID_DATA;
1820
1821 x = pThis->svga.uCursorX;
1822 y = pThis->svga.uCursorY;
1823 idScreen = SVGA_ID_INVALID; /* The old register interface is single screen only. */
1824
1825 /* The original values for SVGA_REG_CURSOR_ON were off (0) and on (1); later, the values
1826 * were extended as follows:
1827 *
1828 * SVGA_CURSOR_ON_HIDE 0
1829 * SVGA_CURSOR_ON_SHOW 1
1830 * SVGA_CURSOR_ON_REMOVE_FROM_FB 2 - cursor on but not in the framebuffer
1831 * SVGA_CURSOR_ON_RESTORE_TO_FB 3 - cursor on, possibly in the framebuffer
1832 *
1833 * Since we never draw the cursor into the guest's framebuffer, we do not need to
1834 * distinguish between the non-zero values but still remember them.
1835 */
1836 if (RT_BOOL(pThis->svga.uCursorOn) != RT_BOOL(uCursorOn))
1837 {
1838 LogRel2(("vmsvgaR3RegUpdateCursor: uCursorOn %d prev CursorOn %d (%d,%d)\n", uCursorOn, pThis->svga.uCursorOn, x, y));
1839 pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv, RT_BOOL(uCursorOn), false, 0, 0, 0, 0, NULL);
1840 }
1841 pThis->svga.uCursorOn = uCursorOn;
1842 pThisCC->pDrv->pfnVBVAReportCursorPosition(pThisCC->pDrv, fFlags, idScreen, x, y);
1843}
1844
1845#endif /* IN_RING3 */
1846
1847
1848/**
1849 * Write port register
1850 *
1851 * @returns Strict VBox status code.
1852 * @param pDevIns The device instance.
1853 * @param pThis The shared VGA/VMSVGA state.
1854 * @param pThisCC The VGA/VMSVGA state for the current context.
1855 * @param u32 Value to write
1856 */
1857static VBOXSTRICTRC vmsvgaWritePort(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, uint32_t u32)
1858{
1859#ifdef IN_RING3
1860 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
1861#endif
1862 VBOXSTRICTRC rc = VINF_SUCCESS;
1863 RT_NOREF(pThisCC);
1864
1865 /* Rough index register validation. */
1866 uint32_t idxReg = pThis->svga.u32IndexReg;
1867#if !defined(IN_RING3) && defined(VBOX_STRICT)
1868 ASSERT_GUEST_MSG_RETURN(idxReg < SVGA_SCRATCH_BASE + pThis->svga.cScratchRegion, ("idxReg=%#x\n", idxReg),
1869 VINF_IOM_R3_IOPORT_WRITE);
1870#else
1871 ASSERT_GUEST_MSG_STMT_RETURN(idxReg < SVGA_SCRATCH_BASE + pThis->svga.cScratchRegion, ("idxReg=%#x\n", idxReg),
1872 STAM_REL_COUNTER_INC(&pThis->svga.StatRegUnknownWr),
1873 VINF_SUCCESS);
1874#endif
1875 RT_UNTRUSTED_VALIDATED_FENCE();
1876
1877 /* We must adjust the register number if we're in SVGA_ID_0 mode because the PALETTE range moved. */
1878 if ( idxReg >= SVGA_REG_ID_0_TOP
1879 && pThis->svga.u32SVGAId == SVGA_ID_0)
1880 {
1881 idxReg += SVGA_PALETTE_BASE - SVGA_REG_ID_0_TOP;
1882 Log(("vmsvgaWritePort: SVGA_ID_0 reg adj %#x -> %#x\n", pThis->svga.u32IndexReg, idxReg));
1883 }
1884#ifdef LOG_ENABLED
1885 if (idxReg != SVGA_REG_DEV_CAP)
1886 LogFlow(("vmsvgaWritePort index=%s (%d) val=%#x\n", vmsvgaIndexToString(pThis, idxReg), idxReg, u32));
1887 else
1888 LogFlow(("vmsvgaWritePort index=%s (%d) val=%s (%d)\n", vmsvgaIndexToString(pThis, idxReg), idxReg, vmsvgaDevCapIndexToString((SVGA3dDevCapIndex)u32), u32));
1889#endif
1890 /* Check if the guest uses legacy registers. See vmsvgaR3ChangeMode */
1891 switch (idxReg)
1892 {
1893 case SVGA_REG_WIDTH:
1894 case SVGA_REG_HEIGHT:
1895 case SVGA_REG_PITCHLOCK:
1896 case SVGA_REG_BITS_PER_PIXEL:
1897 pThis->svga.fGFBRegisters = true;
1898 break;
1899 default:
1900 break;
1901 }
1902
1903 switch (idxReg)
1904 {
1905 case SVGA_REG_ID:
1906 STAM_REL_COUNTER_INC(&pThis->svga.StatRegIdWr);
1907 if ( u32 == SVGA_ID_0
1908 || u32 == SVGA_ID_1
1909 || u32 == SVGA_ID_2)
1910 pThis->svga.u32SVGAId = u32;
1911 else
1912 PDMDevHlpDBGFStop(pDevIns, RT_SRC_POS, "Trying to set SVGA_REG_ID to %#x (%d)\n", u32, u32);
1913 break;
1914
1915 case SVGA_REG_ENABLE:
1916 STAM_REL_COUNTER_INC(&pThis->svga.StatRegEnableWr);
1917#ifdef IN_RING3
1918 if ( (u32 & SVGA_REG_ENABLE_ENABLE)
1919 && pThis->svga.fEnabled == false)
1920 {
1921 /* Make a backup copy of the first 512kb in order to save font data etc. */
1922 /** @todo should probably swap here, rather than copy + zero */
1923 memcpy(pThisCC->svga.pbVgaFrameBufferR3, pThisCC->pbVRam, VMSVGA_VGA_FB_BACKUP_SIZE);
1924 memset(pThisCC->pbVRam, 0, VMSVGA_VGA_FB_BACKUP_SIZE);
1925 }
1926
1927 pThis->svga.fEnabled = u32;
1928 if (pThis->svga.fEnabled)
1929 {
1930 if ( pThis->svga.uWidth == VMSVGA_VAL_UNINITIALIZED
1931 && pThis->svga.uHeight == VMSVGA_VAL_UNINITIALIZED)
1932 {
1933 /* Keep the current mode. */
1934 pThis->svga.uWidth = pThisCC->pDrv->cx;
1935 pThis->svga.uHeight = pThisCC->pDrv->cy;
1936 pThis->svga.uBpp = (pThisCC->pDrv->cBits + 7) & ~7;
1937 vmsvgaHCUpdatePitch(pThis, pThisCC);
1938 }
1939
1940 if ( pThis->svga.uWidth != VMSVGA_VAL_UNINITIALIZED
1941 && pThis->svga.uHeight != VMSVGA_VAL_UNINITIALIZED)
1942 ASMAtomicOrU32(&pThis->svga.u32ActionFlags, VMSVGA_ACTION_CHANGEMODE);
1943# ifdef LOG_ENABLED
1944 uint32_t *pFIFO = pThisCC->svga.pau32FIFO;
1945 Log(("configured=%d busy=%d\n", pThis->svga.fConfigured, pFIFO[SVGA_FIFO_BUSY]));
1946 Log(("next %x stop %x\n", pFIFO[SVGA_FIFO_NEXT_CMD], pFIFO[SVGA_FIFO_STOP]));
1947# endif
1948
1949 /* Disable or enable dirty page tracking according to the current fTraces value. */
1950 vmsvgaR3SetTraces(pDevIns, pThis, !!pThis->svga.fTraces);
1951
1952 /* bird: Whatever this is was added to make screenshot work, ask sunlover should explain... */
1953 for (uint32_t idScreen = 0; idScreen < pThis->cMonitors; ++idScreen)
1954 pThisCC->pDrv->pfnVBVAEnable(pThisCC->pDrv, idScreen, NULL /*pHostFlags*/);
1955
1956 /* Make the cursor visible again as needed. */
1957 if (pSVGAState->Cursor.fActive)
1958 pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv, true /*fVisible*/, false, 0, 0, 0, 0, NULL);
1959 }
1960 else
1961 {
1962 /* Make sure the cursor is off. */
1963 if (pSVGAState->Cursor.fActive)
1964 pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv, false /*fVisible*/, false, 0, 0, 0, 0, NULL);
1965
1966 /* Restore the text mode backup. */
1967 memcpy(pThisCC->pbVRam, pThisCC->svga.pbVgaFrameBufferR3, VMSVGA_VGA_FB_BACKUP_SIZE);
1968
1969 pThisCC->pDrv->pfnLFBModeChange(pThisCC->pDrv, false);
1970
1971 /* Enable dirty page tracking again when going into legacy mode. */
1972 vmsvgaR3SetTraces(pDevIns, pThis, true);
1973
1974 /* bird: Whatever this is was added to make screenshot work, ask sunlover should explain... */
1975 for (uint32_t idScreen = 0; idScreen < pThis->cMonitors; ++idScreen)
1976 pThisCC->pDrv->pfnVBVADisable(pThisCC->pDrv, idScreen);
1977
1978 /* Clear the pitch lock. */
1979 pThis->svga.u32PitchLock = 0;
1980 }
1981#else /* !IN_RING3 */
1982 rc = VINF_IOM_R3_IOPORT_WRITE;
1983#endif /* !IN_RING3 */
1984 break;
1985
1986 case SVGA_REG_WIDTH:
1987 STAM_REL_COUNTER_INC(&pThis->svga.StatRegWidthWr);
1988 if (u32 != pThis->svga.uWidth)
1989 {
1990 if (u32 <= pThis->svga.u32MaxWidth)
1991 {
1992#if defined(IN_RING3) || defined(IN_RING0)
1993 pThis->svga.uWidth = u32;
1994 vmsvgaHCUpdatePitch(pThis, pThisCC);
1995 if (pThis->svga.fEnabled)
1996 ASMAtomicOrU32(&pThis->svga.u32ActionFlags, VMSVGA_ACTION_CHANGEMODE);
1997#else
1998 rc = VINF_IOM_R3_IOPORT_WRITE;
1999#endif
2000 }
2001 else
2002 Log(("SVGA_REG_WIDTH: New value is out of bounds: %u, max %u\n", u32, pThis->svga.u32MaxWidth));
2003 }
2004 /* else: nop */
2005 break;
2006
2007 case SVGA_REG_HEIGHT:
2008 STAM_REL_COUNTER_INC(&pThis->svga.StatRegHeightWr);
2009 if (u32 != pThis->svga.uHeight)
2010 {
2011 if (u32 <= pThis->svga.u32MaxHeight)
2012 {
2013 pThis->svga.uHeight = u32;
2014 if (pThis->svga.fEnabled)
2015 ASMAtomicOrU32(&pThis->svga.u32ActionFlags, VMSVGA_ACTION_CHANGEMODE);
2016 }
2017 else
2018 Log(("SVGA_REG_HEIGHT: New value is out of bounds: %u, max %u\n", u32, pThis->svga.u32MaxHeight));
2019 }
2020 /* else: nop */
2021 break;
2022
2023 case SVGA_REG_DEPTH:
2024 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDepthWr);
2025 /** @todo read-only?? */
2026 break;
2027
2028 case SVGA_REG_BITS_PER_PIXEL: /* Current bpp in the guest */
2029 STAM_REL_COUNTER_INC(&pThis->svga.StatRegBitsPerPixelWr);
2030 if (pThis->svga.uBpp != u32)
2031 {
2032 if (u32 <= 32)
2033 {
2034#if defined(IN_RING3) || defined(IN_RING0)
2035 pThis->svga.uBpp = u32;
2036 vmsvgaHCUpdatePitch(pThis, pThisCC);
2037 if (pThis->svga.fEnabled)
2038 ASMAtomicOrU32(&pThis->svga.u32ActionFlags, VMSVGA_ACTION_CHANGEMODE);
2039#else
2040 rc = VINF_IOM_R3_IOPORT_WRITE;
2041#endif
2042 }
2043 else
2044 Log(("SVGA_REG_BITS_PER_PIXEL: New value is out of bounds: %u, max 32\n", u32));
2045 }
2046 /* else: nop */
2047 break;
2048
2049 case SVGA_REG_PSEUDOCOLOR:
2050 STAM_REL_COUNTER_INC(&pThis->svga.StatRegPseudoColorWr);
2051 break;
2052
2053 case SVGA_REG_CONFIG_DONE: /* Set when memory area configured */
2054#ifdef IN_RING3
2055 STAM_REL_COUNTER_INC(&pSVGAState->StatR3RegConfigDoneWr);
2056 pThis->svga.fConfigured = u32;
2057 /* Disabling the FIFO enables tracing (dirty page detection) by default. */
2058 if (!pThis->svga.fConfigured)
2059 pThis->svga.fTraces = true;
2060 vmsvgaR3SetTraces(pDevIns, pThis, !!pThis->svga.fTraces);
2061#else
2062 rc = VINF_IOM_R3_IOPORT_WRITE;
2063#endif
2064 break;
2065
2066 case SVGA_REG_SYNC: /* See "FIFO Synchronization Registers" */
2067 STAM_REL_COUNTER_INC(&pThis->svga.StatRegSyncWr);
2068 if ( pThis->svga.fEnabled
2069 && pThis->svga.fConfigured)
2070 {
2071#if defined(IN_RING3) || defined(IN_RING0)
2072 Log(("SVGA_REG_SYNC: SVGA_FIFO_BUSY=%d\n", pThisCC->svga.pau32FIFO[SVGA_FIFO_BUSY]));
2073 /*
2074 * The VMSVGA_BUSY_F_EMT_FORCE flag makes sure we will check if the FIFO is empty
2075 * at least once; VMSVGA_BUSY_F_FIFO alone does not ensure that.
2076 */
2077 ASMAtomicWriteU32(&pThis->svga.fBusy, VMSVGA_BUSY_F_EMT_FORCE | VMSVGA_BUSY_F_FIFO);
2078 if (VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_BUSY, pThisCC->svga.pau32FIFO[SVGA_FIFO_MIN]))
2079 vmsvgaHCSafeFifoBusyRegUpdate(pThis, pThisCC, true);
2080
2081 /* Kick the FIFO thread to start processing commands again. */
2082 PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
2083#else
2084 rc = VINF_IOM_R3_IOPORT_WRITE;
2085#endif
2086 }
2087 /* else nothing to do. */
2088 else
2089 Log(("Sync ignored enabled=%d configured=%d\n", pThis->svga.fEnabled, pThis->svga.fConfigured));
2090
2091 break;
2092
2093 case SVGA_REG_BUSY: /* See "FIFO Synchronization Registers" (read-only) */
2094 STAM_REL_COUNTER_INC(&pThis->svga.StatRegBusyWr);
2095 break;
2096
2097 case SVGA_REG_GUEST_ID: /* Set guest OS identifier */
2098 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGuestIdWr);
2099 pThis->svga.u32GuestId = u32;
2100 break;
2101
2102 case SVGA_REG_PITCHLOCK: /* Fixed pitch for all modes */
2103 STAM_REL_COUNTER_INC(&pThis->svga.StatRegPitchLockWr);
2104 pThis->svga.u32PitchLock = u32;
2105 /* Should this also update the FIFO pitch lock? Unclear. */
2106 break;
2107
2108 case SVGA_REG_IRQMASK: /* Interrupt mask */
2109 STAM_REL_COUNTER_INC(&pThis->svga.StatRegIrqMaskWr);
2110 pThis->svga.u32IrqMask = u32;
2111
2112 /* Irq pending after the above change? */
2113 if (pThis->svga.u32IrqStatus & u32)
2114 {
2115 Log(("SVGA_REG_IRQMASK: Trigger interrupt with status %x\n", pThis->svga.u32IrqStatus));
2116 PDMDevHlpPCISetIrqNoWait(pDevIns, 0, 1);
2117 }
2118 else
2119 PDMDevHlpPCISetIrqNoWait(pDevIns, 0, 0);
2120 break;
2121
2122 /* Mouse cursor support */
2123 case SVGA_REG_DEAD: /* SVGA_REG_CURSOR_ID */
2124 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorIdWr);
2125 pThis->svga.uCursorID = u32;
2126 break;
2127
2128 case SVGA_REG_CURSOR_X:
2129 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorXWr);
2130 pThis->svga.uCursorX = u32;
2131 break;
2132
2133 case SVGA_REG_CURSOR_Y:
2134 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorYWr);
2135 pThis->svga.uCursorY = u32;
2136 break;
2137
2138 case SVGA_REG_CURSOR_ON:
2139#ifdef IN_RING3
2140 /* The cursor is only updated when SVGA_REG_CURSOR_ON is written. */
2141 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCursorOnWr);
2142 vmsvgaR3RegUpdateCursor(pThisCC, pThis, u32);
2143#else
2144 rc = VINF_IOM_R3_IOPORT_WRITE;
2145#endif
2146 break;
2147
2148 /* Legacy multi-monitor support */
2149 case SVGA_REG_NUM_GUEST_DISPLAYS:/* Number of guest displays in X/Y direction */
2150 STAM_REL_COUNTER_INC(&pThis->svga.StatRegNumGuestDisplaysWr);
2151 break;
2152 case SVGA_REG_DISPLAY_ID: /* Display ID for the following display attributes */
2153 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayIdWr);
2154 break;
2155 case SVGA_REG_DISPLAY_IS_PRIMARY:/* Whether this is a primary display */
2156 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayIsPrimaryWr);
2157 break;
2158 case SVGA_REG_DISPLAY_POSITION_X:/* The display position x */
2159 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayPositionXWr);
2160 break;
2161 case SVGA_REG_DISPLAY_POSITION_Y:/* The display position y */
2162 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayPositionYWr);
2163 break;
2164 case SVGA_REG_DISPLAY_WIDTH: /* The display's width */
2165 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayWidthWr);
2166 break;
2167 case SVGA_REG_DISPLAY_HEIGHT: /* The display's height */
2168 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDisplayHeightWr);
2169 break;
2170#ifdef VBOX_WITH_VMSVGA3D
2171 /* See "Guest memory regions" below. */
2172 case SVGA_REG_GMR_ID:
2173 STAM_REL_COUNTER_INC(&pThis->svga.StatRegGmrIdWr);
2174 pThis->svga.u32CurrentGMRId = u32;
2175 break;
2176
2177 case SVGA_REG_GMR_DESCRIPTOR:
2178# ifndef IN_RING3
2179 rc = VINF_IOM_R3_IOPORT_WRITE;
2180 break;
2181# else /* IN_RING3 */
2182 {
2183 STAM_REL_COUNTER_INC(&pSVGAState->StatR3RegGmrDescriptorWr);
2184
2185 /* Validate current GMR id. */
2186 uint32_t idGMR = pThis->svga.u32CurrentGMRId;
2187 AssertBreak(idGMR < pThis->svga.cGMR);
2188 RT_UNTRUSTED_VALIDATED_FENCE();
2189
2190 /* Free the old GMR if present. */
2191 vmsvgaR3GmrFree(pThisCC, idGMR);
2192
2193 /* Just undefine the GMR? */
2194 RTGCPHYS GCPhys = (RTGCPHYS)u32 << GUEST_PAGE_SHIFT;
2195 if (GCPhys == 0)
2196 {
2197 STAM_REL_COUNTER_INC(&pSVGAState->StatR3RegGmrDescriptorWrFree);
2198 break;
2199 }
2200
2201
2202 /* Never cross a page boundary automatically. */
2203 const uint32_t cMaxPages = RT_MIN(VMSVGA_MAX_GMR_PAGES, UINT32_MAX / X86_PAGE_SIZE);
2204 uint32_t cPagesTotal = 0;
2205 uint32_t iDesc = 0;
2206 PVMSVGAGMRDESCRIPTOR paDescs = NULL;
2207 uint32_t cLoops = 0;
2208 RTGCPHYS GCPhysBase = GCPhys;
2209 while ((GCPhys >> GUEST_PAGE_SHIFT) == (GCPhysBase >> GUEST_PAGE_SHIFT))
2210 {
2211 /* Read descriptor. */
2212 SVGAGuestMemDescriptor desc;
2213 rc = PDMDevHlpPCIPhysRead(pDevIns, GCPhys, &desc, sizeof(desc));
2214 AssertRCBreak(VBOXSTRICTRC_VAL(rc));
2215
2216 if (desc.numPages != 0)
2217 {
2218 AssertBreakStmt(desc.numPages <= cMaxPages, rc = VERR_OUT_OF_RANGE);
2219 cPagesTotal += desc.numPages;
2220 AssertBreakStmt(cPagesTotal <= cMaxPages, rc = VERR_OUT_OF_RANGE);
2221
2222 if ((iDesc & 15) == 0)
2223 {
2224 void *pvNew = RTMemRealloc(paDescs, (iDesc + 16) * sizeof(VMSVGAGMRDESCRIPTOR));
2225 AssertBreakStmt(pvNew, rc = VERR_NO_MEMORY);
2226 paDescs = (PVMSVGAGMRDESCRIPTOR)pvNew;
2227 }
2228
2229 paDescs[iDesc].GCPhys = (RTGCPHYS)desc.ppn << GUEST_PAGE_SHIFT;
2230 paDescs[iDesc++].numPages = desc.numPages;
2231
2232 /* Continue with the next descriptor. */
2233 GCPhys += sizeof(desc);
2234 }
2235 else if (desc.ppn == 0)
2236 break; /* terminator */
2237 else /* Pointer to the next physical page of descriptors. */
2238 GCPhys = GCPhysBase = (RTGCPHYS)desc.ppn << GUEST_PAGE_SHIFT;
2239
2240 cLoops++;
2241 AssertBreakStmt(cLoops < VMSVGA_MAX_GMR_DESC_LOOP_COUNT, rc = VERR_OUT_OF_RANGE);
2242 }
2243
2244 AssertStmt(iDesc > 0 || RT_FAILURE_NP(rc), rc = VERR_OUT_OF_RANGE);
2245 if (RT_SUCCESS(rc))
2246 {
2247 /* Commit the GMR. */
2248 pSVGAState->paGMR[idGMR].paDesc = paDescs;
2249 pSVGAState->paGMR[idGMR].numDescriptors = iDesc;
2250 pSVGAState->paGMR[idGMR].cMaxPages = cPagesTotal;
2251 pSVGAState->paGMR[idGMR].cbTotal = cPagesTotal * GUEST_PAGE_SIZE;
2252 Assert((pSVGAState->paGMR[idGMR].cbTotal >> GUEST_PAGE_SHIFT) == cPagesTotal);
2253 Log(("Defined new gmr %x numDescriptors=%d cbTotal=%x (%#x pages)\n",
2254 idGMR, iDesc, pSVGAState->paGMR[idGMR].cbTotal, cPagesTotal));
2255 }
2256 else
2257 {
2258 RTMemFree(paDescs);
2259 STAM_REL_COUNTER_INC(&pSVGAState->StatR3RegGmrDescriptorWrErrors);
2260 }
2261 break;
2262 }
2263# endif /* IN_RING3 */
2264#endif // VBOX_WITH_VMSVGA3D
2265
2266 case SVGA_REG_TRACES: /* Enable trace-based updates even when FIFO is on */
2267 STAM_REL_COUNTER_INC(&pThis->svga.StatRegTracesWr);
2268 if (pThis->svga.fTraces == u32)
2269 break; /* nothing to do */
2270
2271#ifdef IN_RING3
2272 vmsvgaR3SetTraces(pDevIns, pThis, !!u32);
2273#else
2274 rc = VINF_IOM_R3_IOPORT_WRITE;
2275#endif
2276 break;
2277
2278 case SVGA_REG_TOP: /* Must be 1 more than the last register */
2279 STAM_REL_COUNTER_INC(&pThis->svga.StatRegTopWr);
2280 break;
2281
2282 case SVGA_REG_NUM_DISPLAYS: /* (Deprecated) */
2283 STAM_REL_COUNTER_INC(&pThis->svga.StatRegNumDisplaysWr);
2284 Log(("Write to deprecated register %x - val %x ignored\n", idxReg, u32));
2285 break;
2286
2287 /*
2288 * SVGA_CAP_GBOBJECTS+ registers.
2289 */
2290 case SVGA_REG_COMMAND_LOW:
2291 {
2292 /* Lower 32 bits of command buffer physical address and submit the command buffer. */
2293#ifdef IN_RING3
2294 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCommandLowWr);
2295 pThis->svga.u32RegCommandLow = u32;
2296
2297 /* "lower 6 bits are used for the SVGACBContext" */
2298 RTGCPHYS GCPhysCB = pThis->svga.u32RegCommandHigh;
2299 GCPhysCB <<= 32;
2300 GCPhysCB |= pThis->svga.u32RegCommandLow & ~SVGA_CB_CONTEXT_MASK;
2301 SVGACBContext const CBCtx = (SVGACBContext)(pThis->svga.u32RegCommandLow & SVGA_CB_CONTEXT_MASK);
2302 vmsvgaR3CmdBufSubmit(pDevIns, pThis, pThisCC, GCPhysCB, CBCtx);
2303#else
2304 rc = VINF_IOM_R3_IOPORT_WRITE;
2305#endif
2306 break;
2307 }
2308
2309 case SVGA_REG_COMMAND_HIGH:
2310 /* Upper 32 bits of command buffer PA. */
2311 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCommandHighWr);
2312 pThis->svga.u32RegCommandHigh = u32;
2313 break;
2314
2315 case SVGA_REG_DEV_CAP:
2316 /* Write dev cap index, read value */
2317 STAM_REL_COUNTER_INC(&pThis->svga.StatRegDevCapWr);
2318 pThis->svga.u32DevCapIndex = u32;
2319 break;
2320
2321 case SVGA_REG_CMD_PREPEND_LOW:
2322 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCmdPrependLowWr);
2323 /* Not supported. */
2324 break;
2325
2326 case SVGA_REG_CMD_PREPEND_HIGH:
2327 STAM_REL_COUNTER_INC(&pThis->svga.StatRegCmdPrependHighWr);
2328 /* Not supported. */
2329 break;
2330
2331 case SVGA_REG_GUEST_DRIVER_ID:
2332 if (u32 != SVGA_REG_GUEST_DRIVER_ID_SUBMIT)
2333 pThis->svga.u32GuestDriverId = u32;
2334 break;
2335
2336 case SVGA_REG_GUEST_DRIVER_VERSION1:
2337 pThis->svga.u32GuestDriverVer1 = u32;
2338 break;
2339
2340 case SVGA_REG_GUEST_DRIVER_VERSION2:
2341 pThis->svga.u32GuestDriverVer2 = u32;
2342 break;
2343
2344 case SVGA_REG_GUEST_DRIVER_VERSION3:
2345 pThis->svga.u32GuestDriverVer3 = u32;
2346 break;
2347
2348 case SVGA_REG_CURSOR_MOBID:
2349 /* Not supported, ignore. See correspondent comments in vmsvgaReadPort. */
2350 break;
2351
2352 case SVGA_REG_FB_START:
2353 case SVGA_REG_MEM_START:
2354 case SVGA_REG_HOST_BITS_PER_PIXEL:
2355 case SVGA_REG_MAX_WIDTH:
2356 case SVGA_REG_MAX_HEIGHT:
2357 case SVGA_REG_VRAM_SIZE:
2358 case SVGA_REG_FB_SIZE:
2359 case SVGA_REG_CAPABILITIES:
2360 case SVGA_REG_MEM_SIZE:
2361 case SVGA_REG_SCRATCH_SIZE: /* Number of scratch registers */
2362 case SVGA_REG_MEM_REGS: /* Number of FIFO registers */
2363 case SVGA_REG_BYTES_PER_LINE:
2364 case SVGA_REG_FB_OFFSET:
2365 case SVGA_REG_RED_MASK:
2366 case SVGA_REG_GREEN_MASK:
2367 case SVGA_REG_BLUE_MASK:
2368 case SVGA_REG_GMRS_MAX_PAGES: /* Maximum number of 4KB pages for all GMRs */
2369 case SVGA_REG_MEMORY_SIZE: /* Total dedicated device memory excluding FIFO */
2370 case SVGA_REG_GMR_MAX_IDS:
2371 case SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH:
2372 case SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM:
2373 case SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB:
2374 case SVGA_REG_SCREENTARGET_MAX_WIDTH:
2375 case SVGA_REG_SCREENTARGET_MAX_HEIGHT:
2376 case SVGA_REG_MOB_MAX_SIZE:
2377 case SVGA_REG_BLANK_SCREEN_TARGETS:
2378 case SVGA_REG_CAP2:
2379 case SVGA_REG_DEVEL_CAP:
2380 case SVGA_REG_CURSOR_MAX_BYTE_SIZE:
2381 case SVGA_REG_CURSOR_MAX_DIMENSION:
2382 case SVGA_REG_FIFO_CAPS:
2383 case SVGA_REG_FENCE:
2384 case SVGA_REG_RESERVED1:
2385 case SVGA_REG_RESERVED2:
2386 case SVGA_REG_RESERVED3:
2387 case SVGA_REG_RESERVED4:
2388 case SVGA_REG_RESERVED5:
2389 case SVGA_REG_SCREENDMA:
2390 case SVGA_REG_GBOBJECT_MEM_SIZE_KB:
2391 /* Read only - ignore. */
2392 Log(("Write to R/O register %x - val %x ignored\n", idxReg, u32));
2393 STAM_REL_COUNTER_INC(&pThis->svga.StatRegReadOnlyWr);
2394 break;
2395
2396 default:
2397 {
2398 uint32_t offReg;
2399 if ((offReg = idxReg - SVGA_SCRATCH_BASE) < pThis->svga.cScratchRegion)
2400 {
2401 RT_UNTRUSTED_VALIDATED_FENCE();
2402 pThis->svga.au32ScratchRegion[offReg] = u32;
2403 STAM_REL_COUNTER_INC(&pThis->svga.StatRegScratchWr);
2404 }
2405 else if ((offReg = idxReg - SVGA_PALETTE_BASE) < (uint32_t)SVGA_NUM_PALETTE_REGS)
2406 {
2407 /* Note! Using last_palette rather than palette here to preserve the VGA one.
2408 Btw, see rgb_to_pixel32. */
2409 STAM_REL_COUNTER_INC(&pThis->svga.StatRegPaletteWr);
2410 u32 &= 0xff;
2411 RT_UNTRUSTED_VALIDATED_FENCE();
2412 uint32_t uRgb = pThis->last_palette[offReg / 3];
2413 switch (offReg % 3)
2414 {
2415 case 0: uRgb = (uRgb & UINT32_C(0x0000ffff)) | (u32 << 16); break; /* red */
2416 case 1: uRgb = (uRgb & UINT32_C(0x00ff00ff)) | (u32 << 8); break; /* green */
2417 case 2: uRgb = (uRgb & UINT32_C(0x00ffff00)) | u32 ; break; /* blue */
2418 }
2419 pThis->last_palette[offReg / 3] = uRgb;
2420 }
2421 else
2422 {
2423#if !defined(IN_RING3) && defined(VBOX_STRICT)
2424 rc = VINF_IOM_R3_IOPORT_WRITE;
2425#else
2426 STAM_REL_COUNTER_INC(&pThis->svga.StatRegUnknownWr);
2427 AssertMsgFailed(("reg=%#x u32=%#x\n", idxReg, u32));
2428#endif
2429 }
2430 break;
2431 }
2432 }
2433 return rc;
2434}
2435
2436/**
2437 * @callback_method_impl{FNIOMIOPORTNEWIN}
2438 */
2439DECLCALLBACK(VBOXSTRICTRC) vmsvgaIORead(PPDMDEVINS pDevIns, void *pvUser, RTIOPORT offPort, uint32_t *pu32, unsigned cb)
2440{
2441 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
2442 RT_NOREF_PV(pvUser);
2443
2444 /* Only dword accesses. */
2445 if (cb == 4)
2446 {
2447 switch (offPort)
2448 {
2449 case SVGA_INDEX_PORT:
2450 *pu32 = pThis->svga.u32IndexReg;
2451 break;
2452
2453 case SVGA_VALUE_PORT:
2454 return vmsvgaReadPort(pDevIns, pThis, pu32);
2455
2456 case SVGA_BIOS_PORT:
2457 Log(("Ignoring BIOS port read\n"));
2458 *pu32 = 0;
2459 break;
2460
2461 case SVGA_IRQSTATUS_PORT:
2462 LogFlow(("vmsvgaIORead: SVGA_IRQSTATUS_PORT %x\n", pThis->svga.u32IrqStatus));
2463 *pu32 = pThis->svga.u32IrqStatus;
2464 break;
2465
2466 default:
2467 ASSERT_GUEST_MSG_FAILED(("vmsvgaIORead: Unknown register %u was read from.\n", offPort));
2468 *pu32 = UINT32_MAX;
2469 break;
2470 }
2471 }
2472 else
2473 {
2474 Log(("Ignoring non-dword I/O port read at %x cb=%d\n", offPort, cb));
2475 *pu32 = UINT32_MAX;
2476 }
2477 return VINF_SUCCESS;
2478}
2479
2480/**
2481 * @callback_method_impl{FNIOMIOPORTNEWOUT}
2482 */
2483DECLCALLBACK(VBOXSTRICTRC) vmsvgaIOWrite(PPDMDEVINS pDevIns, void *pvUser, RTIOPORT offPort, uint32_t u32, unsigned cb)
2484{
2485 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
2486 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
2487 RT_NOREF_PV(pvUser);
2488
2489 /* Only dword accesses. */
2490 if (cb == 4)
2491 switch (offPort)
2492 {
2493 case SVGA_INDEX_PORT:
2494 pThis->svga.u32IndexReg = u32;
2495 break;
2496
2497 case SVGA_VALUE_PORT:
2498 return vmsvgaWritePort(pDevIns, pThis, pThisCC, u32);
2499
2500 case SVGA_BIOS_PORT:
2501 Log(("Ignoring BIOS port write (val=%x)\n", u32));
2502 break;
2503
2504 case SVGA_IRQSTATUS_PORT:
2505 LogFlow(("vmsvgaIOWrite SVGA_IRQSTATUS_PORT %x: status %x -> %x\n", u32, pThis->svga.u32IrqStatus, pThis->svga.u32IrqStatus & ~u32));
2506 ASMAtomicAndU32(&pThis->svga.u32IrqStatus, ~u32);
2507 /* Clear the irq in case all events have been cleared. */
2508 if (!(pThis->svga.u32IrqStatus & pThis->svga.u32IrqMask))
2509 {
2510 Log(("vmsvgaIOWrite SVGA_IRQSTATUS_PORT: clearing IRQ\n"));
2511 PDMDevHlpPCISetIrqNoWait(pDevIns, 0, 0);
2512 }
2513 break;
2514
2515 default:
2516 ASSERT_GUEST_MSG_FAILED(("vmsvgaIOWrite: Unknown register %u was written to, value %#x LB %u.\n", offPort, u32, cb));
2517 break;
2518 }
2519 else
2520 Log(("Ignoring non-dword write at %x val=%x cb=%d\n", offPort, u32, cb));
2521
2522 return VINF_SUCCESS;
2523}
2524
2525#ifdef IN_RING3
2526
2527# ifdef DEBUG_FIFO_ACCESS
2528/**
2529 * Handle FIFO memory access.
2530 * @returns VBox status code.
2531 * @param pVM VM handle.
2532 * @param pThis The shared VGA/VMSVGA instance data.
2533 * @param GCPhys The access physical address.
2534 * @param fWriteAccess Read or write access
2535 */
2536static int vmsvgaR3DebugFifoAccess(PVM pVM, PVGASTATE pThis, RTGCPHYS GCPhys, bool fWriteAccess)
2537{
2538 RT_NOREF(pVM);
2539 RTGCPHYS GCPhysOffset = GCPhys - pThis->svga.GCPhysFIFO;
2540 uint32_t *pFIFO = pThisCC->svga.pau32FIFO;
2541
2542 switch (GCPhysOffset >> 2)
2543 {
2544 case SVGA_FIFO_MIN:
2545 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_MIN = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2546 break;
2547 case SVGA_FIFO_MAX:
2548 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_MAX = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2549 break;
2550 case SVGA_FIFO_NEXT_CMD:
2551 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_NEXT_CMD = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2552 break;
2553 case SVGA_FIFO_STOP:
2554 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_STOP = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2555 break;
2556 case SVGA_FIFO_CAPABILITIES:
2557 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CAPABILITIES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2558 break;
2559 case SVGA_FIFO_FLAGS:
2560 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_FLAGS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2561 break;
2562 case SVGA_FIFO_FENCE:
2563 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_FENCE = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2564 break;
2565 case SVGA_FIFO_3D_HWVERSION:
2566 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_HWVERSION = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2567 break;
2568 case SVGA_FIFO_PITCHLOCK:
2569 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_PITCHLOCK = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2570 break;
2571 case SVGA_FIFO_CURSOR_ON:
2572 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CURSOR_ON = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2573 break;
2574 case SVGA_FIFO_CURSOR_X:
2575 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CURSOR_X = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2576 break;
2577 case SVGA_FIFO_CURSOR_Y:
2578 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CURSOR_Y = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2579 break;
2580 case SVGA_FIFO_CURSOR_COUNT:
2581 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CURSOR_COUNT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2582 break;
2583 case SVGA_FIFO_CURSOR_LAST_UPDATED:
2584 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CURSOR_LAST_UPDATED = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2585 break;
2586 case SVGA_FIFO_RESERVED:
2587 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_RESERVED = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2588 break;
2589 case SVGA_FIFO_CURSOR_SCREEN_ID:
2590 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_CURSOR_SCREEN_ID = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2591 break;
2592 case SVGA_FIFO_DEAD:
2593 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_DEAD = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2594 break;
2595 case SVGA_FIFO_3D_HWVERSION_REVISED:
2596 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_HWVERSION_REVISED = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2597 break;
2598 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_3D:
2599 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_3D = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2600 break;
2601 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_LIGHTS:
2602 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_LIGHTS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2603 break;
2604 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_TEXTURES:
2605 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_TEXTURES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2606 break;
2607 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_CLIP_PLANES:
2608 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_CLIP_PLANES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2609 break;
2610 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_VERTEX_SHADER_VERSION:
2611 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_VERTEX_SHADER_VERSION = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2612 break;
2613 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_VERTEX_SHADER:
2614 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_VERTEX_SHADER = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2615 break;
2616 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION:
2617 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2618 break;
2619 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_FRAGMENT_SHADER:
2620 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_FRAGMENT_SHADER = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2621 break;
2622 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_RENDER_TARGETS:
2623 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_RENDER_TARGETS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2624 break;
2625 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_S23E8_TEXTURES:
2626 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_S23E8_TEXTURES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2627 break;
2628 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_S10E5_TEXTURES:
2629 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_S10E5_TEXTURES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2630 break;
2631 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_FIXED_VERTEXBLEND:
2632 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_FIXED_VERTEXBLEND = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2633 break;
2634 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_D16_BUFFER_FORMAT:
2635 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_D16_BUFFER_FORMAT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2636 break;
2637 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_D24S8_BUFFER_FORMAT:
2638 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_D24S8_BUFFER_FORMAT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2639 break;
2640 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_D24X8_BUFFER_FORMAT:
2641 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_D24X8_BUFFER_FORMAT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2642 break;
2643 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_QUERY_TYPES:
2644 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_QUERY_TYPES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2645 break;
2646 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_TEXTURE_GRADIENT_SAMPLING:
2647 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_TEXTURE_GRADIENT_SAMPLING = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2648 break;
2649 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_POINT_SIZE:
2650 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_POINT_SIZE = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2651 break;
2652 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_SHADER_TEXTURES:
2653 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_SHADER_TEXTURES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2654 break;
2655 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH:
2656 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2657 break;
2658 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT:
2659 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2660 break;
2661 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_VOLUME_EXTENT:
2662 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_VOLUME_EXTENT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2663 break;
2664 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_TEXTURE_REPEAT:
2665 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_TEXTURE_REPEAT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2666 break;
2667 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_TEXTURE_ASPECT_RATIO:
2668 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_TEXTURE_ASPECT_RATIO = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2669 break;
2670 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY:
2671 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2672 break;
2673 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_PRIMITIVE_COUNT:
2674 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_PRIMITIVE_COUNT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2675 break;
2676 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_VERTEX_INDEX:
2677 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_VERTEX_INDEX = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2678 break;
2679 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS:
2680 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2681 break;
2682 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS:
2683 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2684 break;
2685 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS:
2686 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2687 break;
2688 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS:
2689 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2690 break;
2691 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_TEXTURE_OPS:
2692 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_TEXTURE_OPS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2693 break;
2694 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_X8R8G8B8:
2695 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_X8R8G8B8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2696 break;
2697 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_A8R8G8B8:
2698 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_A8R8G8B8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2699 break;
2700 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_A2R10G10B10:
2701 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_A2R10G10B10 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2702 break;
2703 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_X1R5G5B5:
2704 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_X1R5G5B5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2705 break;
2706 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_A1R5G5B5:
2707 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_A1R5G5B5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2708 break;
2709 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_A4R4G4B4:
2710 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_A4R4G4B4 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2711 break;
2712 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_R5G6B5:
2713 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_R5G6B5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2714 break;
2715 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE16:
2716 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE16 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2717 break;
2718 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE8_ALPHA8:
2719 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE8_ALPHA8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2720 break;
2721 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_ALPHA8:
2722 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_ALPHA8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2723 break;
2724 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE8:
2725 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_LUMINANCE8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2726 break;
2727 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Z_D16:
2728 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Z_D16 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2729 break;
2730 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Z_D24S8:
2731 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Z_D24S8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2732 break;
2733 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Z_D24X8:
2734 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Z_D24X8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2735 break;
2736 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_DXT1:
2737 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_DXT1 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2738 break;
2739 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_DXT2:
2740 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_DXT2 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2741 break;
2742 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_DXT3:
2743 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_DXT3 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2744 break;
2745 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_DXT4:
2746 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_DXT4 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2747 break;
2748 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_DXT5:
2749 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_DXT5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2750 break;
2751 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_BUMPX8L8V8U8:
2752 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_BUMPX8L8V8U8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2753 break;
2754 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_A2W10V10U10:
2755 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_A2W10V10U10 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2756 break;
2757 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_BUMPU8V8:
2758 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_BUMPU8V8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2759 break;
2760 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Q8W8V8U8:
2761 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Q8W8V8U8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2762 break;
2763 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_CxV8U8:
2764 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_CxV8U8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2765 break;
2766 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_R_S10E5:
2767 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_R_S10E5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2768 break;
2769 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_R_S23E8:
2770 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_R_S23E8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2771 break;
2772 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_RG_S10E5:
2773 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_RG_S10E5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2774 break;
2775 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_RG_S23E8:
2776 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_RG_S23E8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2777 break;
2778 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_ARGB_S10E5:
2779 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_ARGB_S10E5 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2780 break;
2781 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_ARGB_S23E8:
2782 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_ARGB_S23E8 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2783 break;
2784 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEXTURES:
2785 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEXTURES = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2786 break;
2787 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_SIMULTANEOUS_RENDER_TARGETS:
2788 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_SIMULTANEOUS_RENDER_TARGETS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2789 break;
2790 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_V16U16:
2791 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_V16U16 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2792 break;
2793 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_G16R16:
2794 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_G16R16 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2795 break;
2796 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_A16B16G16R16:
2797 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_A16B16G16R16 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2798 break;
2799 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_UYVY:
2800 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_UYVY = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2801 break;
2802 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_YUY2:
2803 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_YUY2 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2804 break;
2805 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_DEAD4: /* SVGA3D_DEVCAP_MULTISAMPLE_NONMASKABLESAMPLES */
2806 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_DEAD4 (SVGA3D_DEVCAP_MULTISAMPLE_NONMASKABLESAMPLES) = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2807 break;
2808 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_DEAD5: /* SVGA3D_DEVCAP_MULTISAMPLE_MASKABLESAMPLES */
2809 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_DEAD5 (SVGA3D_DEVCAP_MULTISAMPLE_MASKABLESAMPLES) = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2810 break;
2811 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_DEAD7: /* SVGA3D_DEVCAP_ALPHATOCOVERAGE */
2812 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_DEAD7 (SVGA3D_DEVCAP_ALPHATOCOVERAGE) = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2813 break;
2814 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_DEAD6: /* SVGA3D_DEVCAP_SUPERSAMPLE */
2815 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_DEAD6 (SVGA3D_DEVCAP_SUPERSAMPLE) = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2816 break;
2817 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_AUTOGENMIPMAPS:
2818 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_AUTOGENMIPMAPS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2819 break;
2820 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_NV12:
2821 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_NV12 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2822 break;
2823 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_DEAD10: /* SVGA3D_DEVCAP_SURFACEFMT_AYUV */
2824 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_DEAD10 (SVGA3D_DEVCAP_SURFACEFMT_AYUV) = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2825 break;
2826 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_CONTEXT_IDS:
2827 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_CONTEXT_IDS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2828 break;
2829 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_MAX_SURFACE_IDS:
2830 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_MAX_SURFACE_IDS = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2831 break;
2832 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Z_DF16:
2833 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Z_DF16 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2834 break;
2835 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Z_DF24:
2836 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Z_DF24 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2837 break;
2838 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_Z_D24S8_INT:
2839 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_Z_D24S8_INT = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2840 break;
2841 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_ATI1:
2842 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_ATI1 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2843 break;
2844 case SVGA_FIFO_3D_CAPS + SVGA3D_DEVCAP_SURFACEFMT_ATI2:
2845 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS SVGA3D_DEVCAP_SURFACEFMT_ATI2 = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2846 break;
2847 case SVGA_FIFO_3D_CAPS_LAST:
2848 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_3D_CAPS_LAST = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2849 break;
2850 case SVGA_FIFO_GUEST_3D_HWVERSION:
2851 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_GUEST_3D_HWVERSION = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2852 break;
2853 case SVGA_FIFO_FENCE_GOAL:
2854 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_FENCE_GOAL = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2855 break;
2856 case SVGA_FIFO_BUSY:
2857 Log(("vmsvgaFIFOAccess [0x%x]: %s SVGA_FIFO_BUSY = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", pFIFO[GCPhysOffset >> 2]));
2858 break;
2859 default:
2860 Log(("vmsvgaFIFOAccess [0x%x]: %s access at offset %x = %x\n", GCPhysOffset >> 2, (fWriteAccess) ? "WRITE" : "READ", GCPhysOffset, pFIFO[GCPhysOffset >> 2]));
2861 break;
2862 }
2863
2864 return VINF_EM_RAW_EMULATE_INSTR;
2865}
2866# endif /* DEBUG_FIFO_ACCESS */
2867
2868# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
2869/**
2870 * HC access handler for the FIFO.
2871 *
2872 * @returns VINF_SUCCESS if the handler have carried out the operation.
2873 * @returns VINF_PGM_HANDLER_DO_DEFAULT if the caller should carry out the access operation.
2874 * @param pVM VM Handle.
2875 * @param pVCpu The cross context CPU structure for the calling EMT.
2876 * @param GCPhys The physical address the guest is writing to.
2877 * @param pvPhys The HC mapping of that address.
2878 * @param pvBuf What the guest is reading/writing.
2879 * @param cbBuf How much it's reading/writing.
2880 * @param enmAccessType The access type.
2881 * @param enmOrigin Who is making the access.
2882 * @param pvUser User argument.
2883 */
2884static DECLCALLBACK(VBOXSTRICTRC)
2885vmsvgaR3FifoAccessHandler(PVM pVM, PVMCPU pVCpu, RTGCPHYS GCPhys, void *pvPhys, void *pvBuf, size_t cbBuf,
2886 PGMACCESSTYPE enmAccessType, PGMACCESSORIGIN enmOrigin, void *pvUser)
2887{
2888 NOREF(pVCpu); NOREF(pvPhys); NOREF(pvBuf); NOREF(cbBuf); NOREF(enmOrigin); NOREF(enmAccessType); NOREF(GCPhys);
2889 PVGASTATE pThis = (PVGASTATE)pvUser;
2890 AssertPtr(pThis);
2891
2892# ifdef VMSVGA_USE_FIFO_ACCESS_HANDLER
2893 /*
2894 * Wake up the FIFO thread as it might have work to do now.
2895 */
2896 int rc = PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
2897 AssertLogRelRC(rc);
2898# endif
2899
2900# ifdef DEBUG_FIFO_ACCESS
2901 /*
2902 * When in debug-fifo-access mode, we do not disable the access handler,
2903 * but leave it on as we wish to catch all access.
2904 */
2905 Assert(GCPhys >= pThis->svga.GCPhysFIFO);
2906 rc = vmsvgaR3DebugFifoAccess(pVM, pThis, GCPhys, enmAccessType == PGMACCESSTYPE_WRITE);
2907# elif defined(VMSVGA_USE_FIFO_ACCESS_HANDLER)
2908 /*
2909 * Temporarily disable the access handler now that we've kicked the FIFO thread.
2910 */
2911 STAM_REL_COUNTER_INC(&pThisCC->svga.pSvgaR3State->StatFifoAccessHandler);
2912 rc = PGMHandlerPhysicalPageTempOff(pVM, pThis->svga.GCPhysFIFO, pThis->svga.GCPhysFIFO);
2913# endif
2914 if (RT_SUCCESS(rc))
2915 return VINF_PGM_HANDLER_DO_DEFAULT;
2916 AssertMsg(rc <= VINF_SUCCESS, ("rc=%Rrc\n", rc));
2917 return rc;
2918}
2919# endif /* VMSVGA_USE_FIFO_ACCESS_HANDLER || DEBUG_FIFO_ACCESS */
2920
2921#endif /* IN_RING3 */
2922
2923#ifdef DEBUG_GMR_ACCESS
2924# ifdef IN_RING3
2925
2926/**
2927 * HC access handler for GMRs.
2928 *
2929 * @returns VINF_SUCCESS if the handler have carried out the operation.
2930 * @returns VINF_PGM_HANDLER_DO_DEFAULT if the caller should carry out the access operation.
2931 * @param pVM VM Handle.
2932 * @param pVCpu The cross context CPU structure for the calling EMT.
2933 * @param GCPhys The physical address the guest is writing to.
2934 * @param pvPhys The HC mapping of that address.
2935 * @param pvBuf What the guest is reading/writing.
2936 * @param cbBuf How much it's reading/writing.
2937 * @param enmAccessType The access type.
2938 * @param enmOrigin Who is making the access.
2939 * @param pvUser User argument.
2940 */
2941static DECLCALLBACK(VBOXSTRICTRC)
2942vmsvgaR3GmrAccessHandler(PVM pVM, PVMCPU pVCpu, RTGCPHYS GCPhys, void *pvPhys, void *pvBuf, size_t cbBuf,
2943 PGMACCESSTYPE enmAccessType, PGMACCESSORIGIN enmOrigin, void *pvUser)
2944{
2945 PVGASTATE pThis = (PVGASTATE)pvUser;
2946 Assert(pThis);
2947 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
2948 NOREF(pVCpu); NOREF(pvPhys); NOREF(pvBuf); NOREF(cbBuf); NOREF(enmAccessType); NOREF(enmOrigin);
2949
2950 Log(("vmsvgaR3GmrAccessHandler: GMR access to page %RGp\n", GCPhys));
2951
2952 for (uint32_t i = 0; i < pThis->svga.cGMR; ++i)
2953 {
2954 PGMR pGMR = &pSVGAState->paGMR[i];
2955
2956 if (pGMR->numDescriptors)
2957 {
2958 for (uint32_t j = 0; j < pGMR->numDescriptors; j++)
2959 {
2960 if ( GCPhys >= pGMR->paDesc[j].GCPhys
2961 && GCPhys < pGMR->paDesc[j].GCPhys + pGMR->paDesc[j].numPages * GUEST_PAGE_SIZE)
2962 {
2963 /*
2964 * Turn off the write handler for this particular page and make it R/W.
2965 * Then return telling the caller to restart the guest instruction.
2966 */
2967 int rc = PGMHandlerPhysicalPageTempOff(pVM, pGMR->paDesc[j].GCPhys, GCPhys);
2968 AssertRC(rc);
2969 return VINF_PGM_HANDLER_DO_DEFAULT;
2970 }
2971 }
2972 }
2973 }
2974
2975 return VINF_PGM_HANDLER_DO_DEFAULT;
2976}
2977
2978/** Callback handler for VMR3ReqCallWaitU */
2979static DECLCALLBACK(int) vmsvgaR3RegisterGmr(PPDMDEVINS pDevIns, uint32_t gmrId)
2980{
2981 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
2982 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
2983 PGMR pGMR = &pSVGAState->paGMR[gmrId];
2984 int rc;
2985
2986 for (uint32_t i = 0; i < pGMR->numDescriptors; i++)
2987 {
2988 rc = PDMDevHlpPGMHandlerPhysicalRegister(pDevIns, pGMR->paDesc[i].GCPhys,
2989 pGMR->paDesc[i].GCPhys + pGMR->paDesc[i].numPages * GUEST_PAGE_SIZE - 1,
2990 pThis->svga.hGmrAccessHandlerType, pThis, NIL_RTR0PTR, NIL_RTRCPTR, "VMSVGA GMR");
2991 AssertRC(rc);
2992 }
2993 return VINF_SUCCESS;
2994}
2995
2996/** Callback handler for VMR3ReqCallWaitU */
2997static DECLCALLBACK(int) vmsvgaR3DeregisterGmr(PPDMDEVINS pDevIns, uint32_t gmrId)
2998{
2999 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
3000 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
3001 PGMR pGMR = &pSVGAState->paGMR[gmrId];
3002
3003 for (uint32_t i = 0; i < pGMR->numDescriptors; i++)
3004 {
3005 int rc = PDMDevHlpPGMHandlerPhysicalDeregister(pDevIns, pGMR->paDesc[i].GCPhys);
3006 AssertRC(rc);
3007 }
3008 return VINF_SUCCESS;
3009}
3010
3011/** Callback handler for VMR3ReqCallWaitU */
3012static DECLCALLBACK(int) vmsvgaR3ResetGmrHandlers(PVGASTATE pThis)
3013{
3014 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
3015
3016 for (uint32_t i = 0; i < pThis->svga.cGMR; ++i)
3017 {
3018 PGMR pGMR = &pSVGAState->paGMR[i];
3019
3020 if (pGMR->numDescriptors)
3021 {
3022 for (uint32_t j = 0; j < pGMR->numDescriptors; j++)
3023 {
3024 int rc = PDMDevHlpPGMHandlerPhysicalReset(pDevIns, pGMR->paDesc[j].GCPhys);
3025 AssertRC(rc);
3026 }
3027 }
3028 }
3029 return VINF_SUCCESS;
3030}
3031
3032# endif /* IN_RING3 */
3033#endif /* DEBUG_GMR_ACCESS */
3034
3035/* -=-=-=-=-=- Ring 3 -=-=-=-=-=- */
3036
3037#ifdef IN_RING3
3038
3039
3040/*
3041 *
3042 * Command buffer submission.
3043 *
3044 * Guest submits a buffer by writing to SVGA_REG_COMMAND_LOW register.
3045 *
3046 * EMT thread appends a command buffer to the context queue (VMSVGACMDBUFCTX::listSubmitted)
3047 * and wakes up the FIFO thread.
3048 *
3049 * FIFO thread fetches the command buffer from the queue, processes the commands and writes
3050 * the buffer header back to the guest memory.
3051 *
3052 * If buffers are preempted, then the EMT thread removes all buffers from the context queue.
3053 *
3054 */
3055
3056
3057/** Update a command buffer header 'status' and 'errorOffset' fields in the guest memory.
3058 *
3059 * @param pDevIns The device instance.
3060 * @param GCPhysCB Guest physical address of the command buffer header.
3061 * @param status Command buffer status (SVGA_CB_STATUS_*).
3062 * @param errorOffset Offset to the first byte of the failing command for SVGA_CB_STATUS_COMMAND_ERROR.
3063 * errorOffset is ignored if the status is not SVGA_CB_STATUS_COMMAND_ERROR.
3064 * @thread FIFO or EMT.
3065 */
3066static void vmsvgaR3CmdBufWriteStatus(PPDMDEVINS pDevIns, RTGCPHYS GCPhysCB, SVGACBStatus status, uint32_t errorOffset)
3067{
3068 SVGACBHeader hdr;
3069 hdr.status = status;
3070 hdr.errorOffset = errorOffset;
3071 AssertCompile( RT_OFFSETOF(SVGACBHeader, status) == 0
3072 && RT_OFFSETOF(SVGACBHeader, errorOffset) == 4
3073 && RT_OFFSETOF(SVGACBHeader, id) == 8);
3074 size_t const cbWrite = status == SVGA_CB_STATUS_COMMAND_ERROR
3075 ? RT_UOFFSET_AFTER(SVGACBHeader, errorOffset) /* Both 'status' and 'errorOffset' fields. */
3076 : RT_UOFFSET_AFTER(SVGACBHeader, status); /* Only 'status' field. */
3077 PDMDevHlpPCIPhysWrite(pDevIns, GCPhysCB, &hdr, cbWrite);
3078}
3079
3080
3081/** Raise an IRQ.
3082 *
3083 * @param pDevIns The device instance.
3084 * @param pThis The shared VGA/VMSVGA state.
3085 * @param u32IrqStatus SVGA_IRQFLAG_* bits.
3086 * @thread FIFO or EMT.
3087 */
3088static void vmsvgaR3CmdBufRaiseIRQ(PPDMDEVINS pDevIns, PVGASTATE pThis, uint32_t u32IrqStatus)
3089{
3090 int const rcLock = PDMDevHlpCritSectEnter(pDevIns, &pThis->CritSect, VERR_IGNORED);
3091 PDM_CRITSECT_RELEASE_ASSERT_RC_DEV(pDevIns, &pThis->CritSect, rcLock);
3092
3093 if (pThis->svga.u32IrqMask & u32IrqStatus)
3094 {
3095 LogFunc(("Trigger interrupt with status %#x\n", u32IrqStatus));
3096 ASMAtomicOrU32(&pThis->svga.u32IrqStatus, u32IrqStatus);
3097 PDMDevHlpPCISetIrq(pDevIns, 0, 1);
3098 }
3099
3100 PDMDevHlpCritSectLeave(pDevIns, &pThis->CritSect);
3101}
3102
3103
3104/** Allocate a command buffer structure.
3105 *
3106 * @param pCmdBufCtx The command buffer context which must allocate the buffer.
3107 * @return Pointer to the allocated command buffer structure.
3108 */
3109static PVMSVGACMDBUF vmsvgaR3CmdBufAlloc(PVMSVGACMDBUFCTX pCmdBufCtx)
3110{
3111 if (!pCmdBufCtx)
3112 return NULL;
3113
3114 PVMSVGACMDBUF pCmdBuf = (PVMSVGACMDBUF)RTMemAllocZ(sizeof(*pCmdBuf));
3115 if (pCmdBuf)
3116 {
3117 // RT_ZERO(pCmdBuf->nodeBuffer);
3118 pCmdBuf->pCmdBufCtx = pCmdBufCtx;
3119 // pCmdBuf->GCPhysCB = 0;
3120 // RT_ZERO(pCmdBuf->hdr);
3121 // pCmdBuf->pvCommands = NULL;
3122 }
3123
3124 return pCmdBuf;
3125}
3126
3127
3128/** Free a command buffer structure.
3129 *
3130 * @param pCmdBuf The command buffer pointer.
3131 */
3132static void vmsvgaR3CmdBufFree(PVMSVGACMDBUF pCmdBuf)
3133{
3134 if (pCmdBuf)
3135 RTMemFree(pCmdBuf->pvCommands);
3136 RTMemFree(pCmdBuf);
3137}
3138
3139
3140/** Initialize a command buffer context.
3141 *
3142 * @param pCmdBufCtx The command buffer context.
3143 */
3144static void vmsvgaR3CmdBufCtxInit(PVMSVGACMDBUFCTX pCmdBufCtx)
3145{
3146 RTListInit(&pCmdBufCtx->listSubmitted);
3147 pCmdBufCtx->cSubmitted = 0;
3148}
3149
3150
3151/** Destroy a command buffer context.
3152 *
3153 * @param pCmdBufCtx The command buffer context pointer.
3154 */
3155static void vmsvgaR3CmdBufCtxTerm(PVMSVGACMDBUFCTX pCmdBufCtx)
3156{
3157 if (!pCmdBufCtx)
3158 return;
3159
3160 if (pCmdBufCtx->listSubmitted.pNext)
3161 {
3162 /* If the list has been initialized. */
3163 PVMSVGACMDBUF pIter, pNext;
3164 RTListForEachSafe(&pCmdBufCtx->listSubmitted, pIter, pNext, VMSVGACMDBUF, nodeBuffer)
3165 {
3166 RTListNodeRemove(&pIter->nodeBuffer);
3167 --pCmdBufCtx->cSubmitted;
3168 vmsvgaR3CmdBufFree(pIter);
3169 }
3170 }
3171 Assert(pCmdBufCtx->cSubmitted == 0);
3172 pCmdBufCtx->cSubmitted = 0;
3173}
3174
3175
3176/** Handles SVGA_DC_CMD_START_STOP_CONTEXT command.
3177 *
3178 * @param pSvgaR3State VMSVGA R3 state.
3179 * @param pCmd The command data.
3180 * @return SVGACBStatus code.
3181 * @thread EMT
3182 */
3183static SVGACBStatus vmsvgaR3CmdBufDCStartStop(PVMSVGAR3STATE pSvgaR3State, SVGADCCmdStartStop const *pCmd)
3184{
3185 /* Create or destroy a regular command buffer context. */
3186 if (pCmd->context >= RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs))
3187 return SVGA_CB_STATUS_COMMAND_ERROR;
3188 RT_UNTRUSTED_VALIDATED_FENCE();
3189
3190 SVGACBStatus CBStatus = SVGA_CB_STATUS_COMPLETED;
3191
3192 int rc = RTCritSectEnter(&pSvgaR3State->CritSectCmdBuf);
3193 AssertRC(rc);
3194 if (pCmd->enable)
3195 {
3196 pSvgaR3State->apCmdBufCtxs[pCmd->context] = (PVMSVGACMDBUFCTX)RTMemAlloc(sizeof(VMSVGACMDBUFCTX));
3197 if (pSvgaR3State->apCmdBufCtxs[pCmd->context])
3198 vmsvgaR3CmdBufCtxInit(pSvgaR3State->apCmdBufCtxs[pCmd->context]);
3199 else
3200 CBStatus = SVGA_CB_STATUS_QUEUE_FULL;
3201 }
3202 else
3203 {
3204 vmsvgaR3CmdBufCtxTerm(pSvgaR3State->apCmdBufCtxs[pCmd->context]);
3205 pSvgaR3State->apCmdBufCtxs[pCmd->context] = NULL;
3206 }
3207 RTCritSectLeave(&pSvgaR3State->CritSectCmdBuf);
3208
3209 return CBStatus;
3210}
3211
3212
3213/** Handles SVGA_DC_CMD_PREEMPT command.
3214 *
3215 * @param pDevIns The device instance.
3216 * @param pSvgaR3State VMSVGA R3 state.
3217 * @param pCmd The command data.
3218 * @return SVGACBStatus code.
3219 * @thread EMT
3220 */
3221static SVGACBStatus vmsvgaR3CmdBufDCPreempt(PPDMDEVINS pDevIns, PVMSVGAR3STATE pSvgaR3State, SVGADCCmdPreempt const *pCmd)
3222{
3223 /* Remove buffers from the processing queue of the specified context. */
3224 if (pCmd->context >= RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs))
3225 return SVGA_CB_STATUS_COMMAND_ERROR;
3226 RT_UNTRUSTED_VALIDATED_FENCE();
3227
3228 PVMSVGACMDBUFCTX const pCmdBufCtx = pSvgaR3State->apCmdBufCtxs[pCmd->context];
3229 RTLISTANCHOR listPreempted;
3230
3231 int rc = RTCritSectEnter(&pSvgaR3State->CritSectCmdBuf);
3232 AssertRC(rc);
3233 if (pCmd->ignoreIDZero)
3234 {
3235 RTListInit(&listPreempted);
3236
3237 PVMSVGACMDBUF pIter, pNext;
3238 RTListForEachSafe(&pCmdBufCtx->listSubmitted, pIter, pNext, VMSVGACMDBUF, nodeBuffer)
3239 {
3240 if (pIter->hdr.id == 0)
3241 continue;
3242
3243 RTListNodeRemove(&pIter->nodeBuffer);
3244 --pCmdBufCtx->cSubmitted;
3245 RTListAppend(&listPreempted, &pIter->nodeBuffer);
3246 }
3247 }
3248 else
3249 {
3250 RTListMove(&listPreempted, &pCmdBufCtx->listSubmitted);
3251 pCmdBufCtx->cSubmitted = 0;
3252 }
3253 RTCritSectLeave(&pSvgaR3State->CritSectCmdBuf);
3254
3255 PVMSVGACMDBUF pIter, pNext;
3256 RTListForEachSafe(&listPreempted, pIter, pNext, VMSVGACMDBUF, nodeBuffer)
3257 {
3258 RTListNodeRemove(&pIter->nodeBuffer);
3259 vmsvgaR3CmdBufWriteStatus(pDevIns, pIter->GCPhysCB, SVGA_CB_STATUS_PREEMPTED, 0);
3260 LogFunc(("Preempted %RX64\n", pIter->GCPhysCB));
3261 vmsvgaR3CmdBufFree(pIter);
3262 }
3263
3264 return SVGA_CB_STATUS_COMPLETED;
3265}
3266
3267
3268/** @def VMSVGA_INC_CMD_SIZE_BREAK
3269 * Increments the size of the command cbCmd by a_cbMore.
3270 * Checks that the command buffer has at least cbCmd bytes. Will break out of the switch if it doesn't.
3271 * Used by vmsvgaR3CmdBufProcessDC and vmsvgaR3CmdBufProcessCommands.
3272 */
3273#define VMSVGA_INC_CMD_SIZE_BREAK(a_cbMore) \
3274 if (1) { \
3275 cbCmd += (a_cbMore); \
3276 ASSERT_GUEST_MSG_STMT_BREAK(cbRemain >= cbCmd, ("size=%#x remain=%#zx\n", cbCmd, (size_t)cbRemain), CBstatus = SVGA_CB_STATUS_COMMAND_ERROR); \
3277 RT_UNTRUSTED_VALIDATED_FENCE(); \
3278 } else do {} while (0)
3279
3280
3281/** Processes Device Context command buffer.
3282 *
3283 * @param pDevIns The device instance.
3284 * @param pSvgaR3State VMSVGA R3 state.
3285 * @param pvCommands Pointer to the command buffer.
3286 * @param cbCommands Size of the command buffer.
3287 * @param poffNextCmd Where to store the offset of the first unprocessed command.
3288 * @return SVGACBStatus code.
3289 * @thread EMT
3290 */
3291static SVGACBStatus vmsvgaR3CmdBufProcessDC(PPDMDEVINS pDevIns, PVMSVGAR3STATE pSvgaR3State, void const *pvCommands, uint32_t cbCommands, uint32_t *poffNextCmd)
3292{
3293 SVGACBStatus CBstatus = SVGA_CB_STATUS_COMPLETED;
3294
3295 uint8_t const *pu8Cmd = (uint8_t *)pvCommands;
3296 uint32_t cbRemain = cbCommands;
3297 while (cbRemain)
3298 {
3299 /* Command identifier is a 32 bit value. */
3300 if (cbRemain < sizeof(uint32_t))
3301 {
3302 CBstatus = SVGA_CB_STATUS_COMMAND_ERROR;
3303 break;
3304 }
3305
3306 /* Fetch the command id. */
3307 uint32_t const cmdId = *(uint32_t *)pu8Cmd;
3308 uint32_t cbCmd = sizeof(uint32_t);
3309 switch (cmdId)
3310 {
3311 case SVGA_DC_CMD_NOP:
3312 {
3313 /* NOP */
3314 break;
3315 }
3316
3317 case SVGA_DC_CMD_START_STOP_CONTEXT:
3318 {
3319 SVGADCCmdStartStop *pCmd = (SVGADCCmdStartStop *)&pu8Cmd[cbCmd];
3320 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3321 CBstatus = vmsvgaR3CmdBufDCStartStop(pSvgaR3State, pCmd);
3322 break;
3323 }
3324
3325 case SVGA_DC_CMD_PREEMPT:
3326 {
3327 SVGADCCmdPreempt *pCmd = (SVGADCCmdPreempt *)&pu8Cmd[cbCmd];
3328 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3329 CBstatus = vmsvgaR3CmdBufDCPreempt(pDevIns, pSvgaR3State, pCmd);
3330 break;
3331 }
3332
3333 default:
3334 {
3335 /* Unsupported command. */
3336 CBstatus = SVGA_CB_STATUS_COMMAND_ERROR;
3337 break;
3338 }
3339 }
3340
3341 if (CBstatus != SVGA_CB_STATUS_COMPLETED)
3342 break;
3343
3344 pu8Cmd += cbCmd;
3345 cbRemain -= cbCmd;
3346 }
3347
3348 Assert(cbRemain <= cbCommands);
3349 *poffNextCmd = cbCommands - cbRemain;
3350 return CBstatus;
3351}
3352
3353
3354/** Submits a device context command buffer for synchronous processing.
3355 *
3356 * @param pDevIns The device instance.
3357 * @param pThisCC The VGA/VMSVGA state for the current context.
3358 * @param ppCmdBuf Pointer to the command buffer pointer.
3359 * The function can set the command buffer pointer to NULL to prevent deallocation by the caller.
3360 * @param poffNextCmd Where to store the offset of the first unprocessed command.
3361 * @return SVGACBStatus code.
3362 * @thread EMT
3363 */
3364static SVGACBStatus vmsvgaR3CmdBufSubmitDC(PPDMDEVINS pDevIns, PVGASTATECC pThisCC, PVMSVGACMDBUF *ppCmdBuf, uint32_t *poffNextCmd)
3365{
3366 /* Synchronously process the device context commands. */
3367 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3368 return vmsvgaR3CmdBufProcessDC(pDevIns, pSvgaR3State, (*ppCmdBuf)->pvCommands, (*ppCmdBuf)->hdr.length, poffNextCmd);
3369}
3370
3371/** Submits a command buffer for asynchronous processing by the FIFO thread.
3372 *
3373 * @param pDevIns The device instance.
3374 * @param pThis The shared VGA/VMSVGA state.
3375 * @param pThisCC The VGA/VMSVGA state for the current context.
3376 * @param ppCmdBuf Pointer to the command buffer pointer.
3377 * The function can set the command buffer pointer to NULL to prevent deallocation by the caller.
3378 * @return SVGACBStatus code.
3379 * @thread EMT
3380 */
3381static SVGACBStatus vmsvgaR3CmdBufSubmitCtx(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, PVMSVGACMDBUF *ppCmdBuf)
3382{
3383 /* Command buffer submission. */
3384 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3385
3386 SVGACBStatus CBstatus = SVGA_CB_STATUS_NONE;
3387
3388 PVMSVGACMDBUF const pCmdBuf = *ppCmdBuf;
3389 PVMSVGACMDBUFCTX const pCmdBufCtx = pCmdBuf->pCmdBufCtx;
3390
3391 int rc = RTCritSectEnter(&pSvgaR3State->CritSectCmdBuf);
3392 AssertRC(rc);
3393
3394 if (RT_LIKELY(pCmdBufCtx->cSubmitted < SVGA_CB_MAX_QUEUED_PER_CONTEXT))
3395 {
3396 RTListAppend(&pCmdBufCtx->listSubmitted, &pCmdBuf->nodeBuffer);
3397 ++pCmdBufCtx->cSubmitted;
3398 *ppCmdBuf = NULL; /* Consume the buffer. */
3399 ASMAtomicWriteU32(&pThisCC->svga.pSvgaR3State->fCmdBuf, 1);
3400 }
3401 else
3402 CBstatus = SVGA_CB_STATUS_QUEUE_FULL;
3403
3404 RTCritSectLeave(&pSvgaR3State->CritSectCmdBuf);
3405
3406 /* Inform the FIFO thread. */
3407 if (*ppCmdBuf == NULL)
3408 PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
3409
3410 return CBstatus;
3411}
3412
3413
3414/** SVGA_REG_COMMAND_LOW write handler.
3415 * Submits a command buffer to the FIFO thread or processes a device context command.
3416 *
3417 * @param pDevIns The device instance.
3418 * @param pThis The shared VGA/VMSVGA state.
3419 * @param pThisCC The VGA/VMSVGA state for the current context.
3420 * @param GCPhysCB Guest physical address of the command buffer header.
3421 * @param CBCtx Context the command buffer is submitted to.
3422 * @thread EMT
3423 */
3424static void vmsvgaR3CmdBufSubmit(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, RTGCPHYS GCPhysCB, SVGACBContext CBCtx)
3425{
3426 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3427
3428 SVGACBStatus CBstatus = SVGA_CB_STATUS_NONE;
3429 uint32_t offNextCmd = 0;
3430 uint32_t fIRQ = 0;
3431
3432 /* Get the context if the device has the capability. */
3433 PVMSVGACMDBUFCTX pCmdBufCtx = NULL;
3434 if (pThis->svga.u32DeviceCaps & SVGA_CAP_COMMAND_BUFFERS)
3435 {
3436 if (RT_LIKELY(CBCtx < RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs)))
3437 pCmdBufCtx = pSvgaR3State->apCmdBufCtxs[CBCtx];
3438 else if (CBCtx == SVGA_CB_CONTEXT_DEVICE)
3439 pCmdBufCtx = &pSvgaR3State->CmdBufCtxDC;
3440 RT_UNTRUSTED_VALIDATED_FENCE();
3441 }
3442
3443 /* Allocate a new command buffer. */
3444 PVMSVGACMDBUF pCmdBuf = vmsvgaR3CmdBufAlloc(pCmdBufCtx);
3445 if (RT_LIKELY(pCmdBuf))
3446 {
3447 pCmdBuf->GCPhysCB = GCPhysCB;
3448
3449 int rc = PDMDevHlpPCIPhysRead(pDevIns, GCPhysCB, &pCmdBuf->hdr, sizeof(pCmdBuf->hdr));
3450 if (RT_SUCCESS(rc))
3451 {
3452 LogFunc(("status %RX32 errorOffset %RX32 id %RX64 flags %RX32 length %RX32 ptr %RX64 offset %RX32 dxContext %RX32 (%RX32 %RX32 %RX32 %RX32 %RX32 %RX32)\n",
3453 pCmdBuf->hdr.status,
3454 pCmdBuf->hdr.errorOffset,
3455 pCmdBuf->hdr.id,
3456 pCmdBuf->hdr.flags,
3457 pCmdBuf->hdr.length,
3458 pCmdBuf->hdr.ptr.pa,
3459 pCmdBuf->hdr.offset,
3460 pCmdBuf->hdr.dxContext,
3461 pCmdBuf->hdr.mustBeZero[0],
3462 pCmdBuf->hdr.mustBeZero[1],
3463 pCmdBuf->hdr.mustBeZero[2],
3464 pCmdBuf->hdr.mustBeZero[3],
3465 pCmdBuf->hdr.mustBeZero[4],
3466 pCmdBuf->hdr.mustBeZero[5]));
3467
3468 /* Verify the command buffer header. */
3469 if (RT_LIKELY( pCmdBuf->hdr.status == SVGA_CB_STATUS_NONE
3470 && (pCmdBuf->hdr.flags & ~(SVGA_CB_FLAG_NO_IRQ | SVGA_CB_FLAG_DX_CONTEXT)) == 0 /* No unexpected flags. */
3471 && pCmdBuf->hdr.length <= SVGA_CB_MAX_SIZE))
3472 {
3473 RT_UNTRUSTED_VALIDATED_FENCE();
3474
3475 /* Read the command buffer content. */
3476 pCmdBuf->pvCommands = RTMemAlloc(pCmdBuf->hdr.length);
3477 if (pCmdBuf->pvCommands)
3478 {
3479 RTGCPHYS const GCPhysCmd = (RTGCPHYS)pCmdBuf->hdr.ptr.pa;
3480 rc = PDMDevHlpPCIPhysRead(pDevIns, GCPhysCmd, pCmdBuf->pvCommands, pCmdBuf->hdr.length);
3481 if (RT_SUCCESS(rc))
3482 {
3483 /* Submit the buffer. Device context buffers will be processed synchronously. */
3484 if (RT_LIKELY(CBCtx < RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs)))
3485 /* This usually processes the CB async and sets pCmbBuf to NULL. */
3486 CBstatus = vmsvgaR3CmdBufSubmitCtx(pDevIns, pThis, pThisCC, &pCmdBuf);
3487 else
3488 CBstatus = vmsvgaR3CmdBufSubmitDC(pDevIns, pThisCC, &pCmdBuf, &offNextCmd);
3489 }
3490 else
3491 {
3492 ASSERT_GUEST_MSG_FAILED(("Failed to read commands at %RGp\n", GCPhysCmd));
3493 CBstatus = SVGA_CB_STATUS_CB_HEADER_ERROR;
3494 fIRQ = SVGA_IRQFLAG_ERROR | SVGA_IRQFLAG_COMMAND_BUFFER;
3495 }
3496 }
3497 else
3498 {
3499 /* No memory for commands. */
3500 CBstatus = SVGA_CB_STATUS_QUEUE_FULL;
3501 }
3502 }
3503 else
3504 {
3505 ASSERT_GUEST_MSG_FAILED(("Invalid buffer header\n"));
3506 CBstatus = SVGA_CB_STATUS_CB_HEADER_ERROR;
3507 fIRQ = SVGA_IRQFLAG_ERROR | SVGA_IRQFLAG_COMMAND_BUFFER;
3508 }
3509 }
3510 else
3511 {
3512 LogFunc(("Failed to read buffer header at %RGp\n", GCPhysCB));
3513 ASSERT_GUEST_FAILED();
3514 /* Do not attempt to write the status. */
3515 }
3516
3517 /* Free the buffer if pfnCmdBufSubmit did not consume it. */
3518 vmsvgaR3CmdBufFree(pCmdBuf);
3519 }
3520 else
3521 {
3522 LogFunc(("Can't allocate buffer for context id %#x\n", CBCtx));
3523 AssertFailed();
3524 CBstatus = SVGA_CB_STATUS_QUEUE_FULL;
3525 }
3526
3527 if (CBstatus != SVGA_CB_STATUS_NONE)
3528 {
3529 LogFunc(("Write status %#x, offNextCmd %#x, fIRQ %#x\n", CBstatus, offNextCmd, fIRQ));
3530 vmsvgaR3CmdBufWriteStatus(pDevIns, GCPhysCB, CBstatus, offNextCmd);
3531 if (fIRQ)
3532 vmsvgaR3CmdBufRaiseIRQ(pDevIns, pThis, fIRQ);
3533 }
3534}
3535
3536
3537/** Checks if there are some buffers to be processed.
3538 *
3539 * @param pThisCC The VGA/VMSVGA state for the current context.
3540 * @return true if buffers must be processed.
3541 * @thread FIFO
3542 */
3543static bool vmsvgaR3CmdBufHasWork(PVGASTATECC pThisCC)
3544{
3545 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3546 return RT_BOOL(ASMAtomicReadU32(&pSvgaR3State->fCmdBuf));
3547}
3548
3549
3550/** Processes a command buffer.
3551 *
3552 * @param pDevIns The device instance.
3553 * @param pThis The shared VGA/VMSVGA state.
3554 * @param pThisCC The VGA/VMSVGA state for the current context.
3555 * @param idDXContext VGPU10 DX context of the commands or SVGA3D_INVALID_ID if they are not for a specific context.
3556 * @param pvCommands Pointer to the command buffer.
3557 * @param cbCommands Size of the command buffer.
3558 * @param poffNextCmd Where to store the offset of the first unprocessed command.
3559 * @param pu32IrqStatus Where to store SVGA_IRQFLAG_ if the IRQ is generated by the last command in the buffer.
3560 * @return SVGACBStatus code.
3561 * @thread FIFO
3562 */
3563static SVGACBStatus vmsvgaR3CmdBufProcessCommands(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, uint32_t idDXContext, void const *pvCommands, uint32_t cbCommands, uint32_t *poffNextCmd, uint32_t *pu32IrqStatus)
3564{
3565# ifndef VBOX_WITH_VMSVGA3D
3566 RT_NOREF(idDXContext);
3567# endif
3568 SVGACBStatus CBstatus = SVGA_CB_STATUS_COMPLETED;
3569 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3570
3571# ifdef VBOX_WITH_VMSVGA3D
3572# ifdef VMSVGA3D_DX
3573 /* Commands submitted for the SVGA3D_INVALID_ID context do not affect pipeline. So ignore them. */
3574 if (idDXContext != SVGA3D_INVALID_ID)
3575 {
3576 if (pSvgaR3State->idDXContextCurrent != idDXContext)
3577 {
3578 LogFlow(("DXCTX: buffer %d->%d\n", pSvgaR3State->idDXContextCurrent, idDXContext));
3579 vmsvga3dDXSwitchContext(pThisCC, idDXContext);
3580 pSvgaR3State->idDXContextCurrent = idDXContext;
3581 }
3582 }
3583# endif
3584# endif
3585
3586 uint32_t RT_UNTRUSTED_VOLATILE_GUEST * const pFIFO = pThisCC->svga.pau32FIFO;
3587
3588 uint8_t const *pu8Cmd = (uint8_t *)pvCommands;
3589 uint32_t cbRemain = cbCommands;
3590 while (cbRemain)
3591 {
3592 /* Command identifier is a 32 bit value. */
3593 if (cbRemain < sizeof(uint32_t))
3594 {
3595 CBstatus = SVGA_CB_STATUS_COMMAND_ERROR;
3596 break;
3597 }
3598
3599 /* Fetch the command id.
3600 * 'cmdId' is actually a SVGAFifoCmdId. It is treated as uint32_t in order to avoid a compiler
3601 * warning. Because we support some obsolete and deprecated commands, which are not included in
3602 * the SVGAFifoCmdId enum in the VMSVGA headers anymore.
3603 */
3604 uint32_t const cmdId = *(uint32_t *)pu8Cmd;
3605 uint32_t cbCmd = sizeof(uint32_t);
3606
3607 LogFunc(("[cid=%d] %s %d\n", (int32_t)idDXContext, vmsvgaR3FifoCmdToString(cmdId), cmdId));
3608# ifdef LOG_ENABLED
3609# ifdef VBOX_WITH_VMSVGA3D
3610 if (SVGA_3D_CMD_BASE <= cmdId && cmdId < SVGA_3D_CMD_MAX)
3611 {
3612 SVGA3dCmdHeader const *header = (SVGA3dCmdHeader *)pu8Cmd;
3613 svga_dump_command(cmdId, (uint8_t *)&header[1], header->size);
3614 }
3615 else if (cmdId == SVGA_CMD_FENCE)
3616 {
3617 Log7(("\tSVGA_CMD_FENCE\n"));
3618 Log7(("\t\t0x%08x\n", ((uint32_t *)pu8Cmd)[1]));
3619 }
3620# endif
3621# endif
3622
3623 /* At the end of the switch cbCmd is equal to the total length of the command including the cmdId.
3624 * I.e. pu8Cmd + cbCmd must point to the next command.
3625 * However if CBstatus is set to anything but SVGA_CB_STATUS_COMPLETED in the switch, then
3626 * the cbCmd value is ignored (and pu8Cmd still points to the failed command).
3627 */
3628 /** @todo This code is very similar to the FIFO loop command processing. Think about merging. */
3629 switch (cmdId)
3630 {
3631 case SVGA_CMD_INVALID_CMD:
3632 {
3633 /* Nothing to do. */
3634 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdInvalidCmd);
3635 break;
3636 }
3637
3638 case SVGA_CMD_FENCE:
3639 {
3640 SVGAFifoCmdFence *pCmd = (SVGAFifoCmdFence *)&pu8Cmd[cbCmd];
3641 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3642 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdFence);
3643 Log(("SVGA_CMD_FENCE %#x\n", pCmd->fence));
3644
3645 uint32_t const offFifoMin = pFIFO[SVGA_FIFO_MIN];
3646 if (VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_FENCE, offFifoMin))
3647 {
3648 pFIFO[SVGA_FIFO_FENCE] = pCmd->fence;
3649
3650 if (pThis->svga.u32IrqMask & SVGA_IRQFLAG_ANY_FENCE)
3651 {
3652 Log(("any fence irq\n"));
3653 *pu32IrqStatus |= SVGA_IRQFLAG_ANY_FENCE;
3654 }
3655 else if ( VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_FENCE_GOAL, offFifoMin)
3656 && (pThis->svga.u32IrqMask & SVGA_IRQFLAG_FENCE_GOAL)
3657 && pFIFO[SVGA_FIFO_FENCE_GOAL] == pCmd->fence)
3658 {
3659 Log(("fence goal reached irq (fence=%#x)\n", pCmd->fence));
3660 *pu32IrqStatus |= SVGA_IRQFLAG_FENCE_GOAL;
3661 }
3662 }
3663 else
3664 Log(("SVGA_CMD_FENCE is bogus when offFifoMin is %#x!\n", offFifoMin));
3665 break;
3666 }
3667
3668 case SVGA_CMD_UPDATE:
3669 {
3670 SVGAFifoCmdUpdate *pCmd = (SVGAFifoCmdUpdate *)&pu8Cmd[cbCmd];
3671 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3672 vmsvgaR3CmdUpdate(pThis, pThisCC, pCmd);
3673 break;
3674 }
3675
3676 case SVGA_CMD_UPDATE_VERBOSE:
3677 {
3678 SVGAFifoCmdUpdateVerbose *pCmd = (SVGAFifoCmdUpdateVerbose *)&pu8Cmd[cbCmd];
3679 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3680 vmsvgaR3CmdUpdateVerbose(pThis, pThisCC, pCmd);
3681 break;
3682 }
3683
3684 case SVGA_CMD_DEFINE_CURSOR:
3685 {
3686 /* Followed by bitmap data. */
3687 SVGAFifoCmdDefineCursor *pCmd = (SVGAFifoCmdDefineCursor *)&pu8Cmd[cbCmd];
3688 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3689
3690 /* Figure out the size of the bitmap data. */
3691 ASSERT_GUEST_STMT_BREAK(pCmd->height < 2048 && pCmd->width < 2048, CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3692 ASSERT_GUEST_STMT_BREAK(pCmd->andMaskDepth <= 32, CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3693 ASSERT_GUEST_STMT_BREAK(pCmd->xorMaskDepth <= 32, CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3694 RT_UNTRUSTED_VALIDATED_FENCE();
3695
3696 uint32_t const cbAndLine = RT_ALIGN_32(pCmd->width * (pCmd->andMaskDepth + (pCmd->andMaskDepth == 15)), 32) / 8;
3697 uint32_t const cbAndMask = cbAndLine * pCmd->height;
3698 uint32_t const cbXorLine = RT_ALIGN_32(pCmd->width * (pCmd->xorMaskDepth + (pCmd->xorMaskDepth == 15)), 32) / 8;
3699 uint32_t const cbXorMask = cbXorLine * pCmd->height;
3700
3701 VMSVGA_INC_CMD_SIZE_BREAK(cbAndMask + cbXorMask);
3702 vmsvgaR3CmdDefineCursor(pThis, pThisCC, pCmd);
3703 break;
3704 }
3705
3706 case SVGA_CMD_DEFINE_ALPHA_CURSOR:
3707 {
3708 /* Followed by bitmap data. */
3709 SVGAFifoCmdDefineAlphaCursor *pCmd = (SVGAFifoCmdDefineAlphaCursor *)&pu8Cmd[cbCmd];
3710 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3711
3712 /* Figure out the size of the bitmap data. */
3713 ASSERT_GUEST_STMT_BREAK(pCmd->height < 2048 && pCmd->width < 2048, CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3714
3715 VMSVGA_INC_CMD_SIZE_BREAK(pCmd->width * pCmd->height * sizeof(uint32_t)); /* 32-bit BRGA format */
3716 vmsvgaR3CmdDefineAlphaCursor(pThis, pThisCC, pCmd);
3717 break;
3718 }
3719
3720 case SVGA_CMD_MOVE_CURSOR:
3721 {
3722 /* Deprecated; there should be no driver which *requires* this command. However, if
3723 * we do ecncounter this command, it might be useful to not get the FIFO completely out of
3724 * alignment.
3725 * May be issued by guest if SVGA_CAP_CURSOR_BYPASS is missing.
3726 */
3727 SVGAFifoCmdMoveCursor *pCmd = (SVGAFifoCmdMoveCursor *)&pu8Cmd[cbCmd];
3728 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3729 vmsvgaR3CmdMoveCursor(pThis, pThisCC, pCmd);
3730 break;
3731 }
3732
3733 case SVGA_CMD_DISPLAY_CURSOR:
3734 {
3735 /* Deprecated; there should be no driver which *requires* this command. However, if
3736 * we do ecncounter this command, it might be useful to not get the FIFO completely out of
3737 * alignment.
3738 * May be issued by guest if SVGA_CAP_CURSOR_BYPASS is missing.
3739 */
3740 SVGAFifoCmdDisplayCursor *pCmd = (SVGAFifoCmdDisplayCursor *)&pu8Cmd[cbCmd];
3741 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3742 vmsvgaR3CmdDisplayCursor(pThis, pThisCC, pCmd);
3743 break;
3744 }
3745
3746 case SVGA_CMD_RECT_FILL:
3747 {
3748 SVGAFifoCmdRectFill *pCmd = (SVGAFifoCmdRectFill *)&pu8Cmd[cbCmd];
3749 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3750 vmsvgaR3CmdRectFill(pThis, pThisCC, pCmd);
3751 break;
3752 }
3753
3754 case SVGA_CMD_RECT_COPY:
3755 {
3756 SVGAFifoCmdRectCopy *pCmd = (SVGAFifoCmdRectCopy *)&pu8Cmd[cbCmd];
3757 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3758 vmsvgaR3CmdRectCopy(pThis, pThisCC, pCmd);
3759 break;
3760 }
3761
3762 case SVGA_CMD_RECT_ROP_COPY:
3763 {
3764 SVGAFifoCmdRectRopCopy *pCmd = (SVGAFifoCmdRectRopCopy *)&pu8Cmd[cbCmd];
3765 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3766 vmsvgaR3CmdRectRopCopy(pThis, pThisCC, pCmd);
3767 break;
3768 }
3769
3770 case SVGA_CMD_ESCAPE:
3771 {
3772 /* Followed by 'size' bytes of data. */
3773 SVGAFifoCmdEscape *pCmd = (SVGAFifoCmdEscape *)&pu8Cmd[cbCmd];
3774 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3775
3776 ASSERT_GUEST_STMT_BREAK(pCmd->size < pThis->svga.cbFIFO - sizeof(SVGAFifoCmdEscape), CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3777 RT_UNTRUSTED_VALIDATED_FENCE();
3778
3779 VMSVGA_INC_CMD_SIZE_BREAK(pCmd->size);
3780 vmsvgaR3CmdEscape(pThis, pThisCC, pCmd);
3781 break;
3782 }
3783# ifdef VBOX_WITH_VMSVGA3D
3784 case SVGA_CMD_DEFINE_GMR2:
3785 {
3786 SVGAFifoCmdDefineGMR2 *pCmd = (SVGAFifoCmdDefineGMR2 *)&pu8Cmd[cbCmd];
3787 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3788 vmsvgaR3CmdDefineGMR2(pThis, pThisCC, pCmd);
3789 break;
3790 }
3791
3792 case SVGA_CMD_REMAP_GMR2:
3793 {
3794 /* Followed by page descriptors or guest ptr. */
3795 SVGAFifoCmdRemapGMR2 *pCmd = (SVGAFifoCmdRemapGMR2 *)&pu8Cmd[cbCmd];
3796 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3797
3798 /* Calculate the size of what comes after next and fetch it. */
3799 uint32_t cbMore = 0;
3800 if (pCmd->flags & SVGA_REMAP_GMR2_VIA_GMR)
3801 cbMore = sizeof(SVGAGuestPtr);
3802 else
3803 {
3804 uint32_t const cbPageDesc = (pCmd->flags & SVGA_REMAP_GMR2_PPN64) ? sizeof(uint64_t) : sizeof(uint32_t);
3805 if (pCmd->flags & SVGA_REMAP_GMR2_SINGLE_PPN)
3806 {
3807 cbMore = cbPageDesc;
3808 pCmd->numPages = 1;
3809 }
3810 else
3811 {
3812 ASSERT_GUEST_STMT_BREAK(pCmd->numPages <= pThis->svga.cbFIFO / cbPageDesc, CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3813 cbMore = cbPageDesc * pCmd->numPages;
3814 }
3815 }
3816 VMSVGA_INC_CMD_SIZE_BREAK(cbMore);
3817 vmsvgaR3CmdRemapGMR2(pThis, pThisCC, pCmd);
3818# ifdef DEBUG_GMR_ACCESS
3819 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3RegisterGmr, 2, pDevIns, pCmd->gmrId);
3820# endif
3821 break;
3822 }
3823# endif /* VBOX_WITH_VMSVGA3D */
3824 case SVGA_CMD_DEFINE_SCREEN:
3825 {
3826 /* The size of this command is specified by the guest and depends on capabilities. */
3827 SVGAFifoCmdDefineScreen *pCmd = (SVGAFifoCmdDefineScreen *)&pu8Cmd[cbCmd];
3828 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(pCmd->screen.structSize));
3829 ASSERT_GUEST_STMT_BREAK(pCmd->screen.structSize < pThis->svga.cbFIFO, CBstatus = SVGA_CB_STATUS_COMMAND_ERROR);
3830 RT_UNTRUSTED_VALIDATED_FENCE();
3831
3832 VMSVGA_INC_CMD_SIZE_BREAK(RT_MAX(sizeof(pCmd->screen.structSize), pCmd->screen.structSize) - sizeof(pCmd->screen.structSize));
3833 vmsvgaR3CmdDefineScreen(pThis, pThisCC, pCmd);
3834 break;
3835 }
3836
3837 case SVGA_CMD_DESTROY_SCREEN:
3838 {
3839 SVGAFifoCmdDestroyScreen *pCmd = (SVGAFifoCmdDestroyScreen *)&pu8Cmd[cbCmd];
3840 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3841 vmsvgaR3CmdDestroyScreen(pThis, pThisCC, pCmd);
3842 break;
3843 }
3844
3845 case SVGA_CMD_DEFINE_GMRFB:
3846 {
3847 SVGAFifoCmdDefineGMRFB *pCmd = (SVGAFifoCmdDefineGMRFB *)&pu8Cmd[cbCmd];
3848 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3849 vmsvgaR3CmdDefineGMRFB(pThis, pThisCC, pCmd);
3850 break;
3851 }
3852
3853 case SVGA_CMD_BLIT_GMRFB_TO_SCREEN:
3854 {
3855 SVGAFifoCmdBlitGMRFBToScreen *pCmd = (SVGAFifoCmdBlitGMRFBToScreen *)&pu8Cmd[cbCmd];
3856 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3857 vmsvgaR3CmdBlitGMRFBToScreen(pThis, pThisCC, pCmd);
3858 break;
3859 }
3860
3861 case SVGA_CMD_BLIT_SCREEN_TO_GMRFB:
3862 {
3863 SVGAFifoCmdBlitScreenToGMRFB *pCmd = (SVGAFifoCmdBlitScreenToGMRFB *)&pu8Cmd[cbCmd];
3864 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3865 vmsvgaR3CmdBlitScreenToGMRFB(pThis, pThisCC, pCmd);
3866 break;
3867 }
3868
3869 case SVGA_CMD_ANNOTATION_FILL:
3870 {
3871 SVGAFifoCmdAnnotationFill *pCmd = (SVGAFifoCmdAnnotationFill *)&pu8Cmd[cbCmd];
3872 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3873 vmsvgaR3CmdAnnotationFill(pThis, pThisCC, pCmd);
3874 break;
3875 }
3876
3877 case SVGA_CMD_ANNOTATION_COPY:
3878 {
3879 SVGAFifoCmdAnnotationCopy *pCmd = (SVGAFifoCmdAnnotationCopy *)&pu8Cmd[cbCmd];
3880 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pCmd));
3881 vmsvgaR3CmdAnnotationCopy(pThis, pThisCC, pCmd);
3882 break;
3883 }
3884
3885 default:
3886 {
3887# ifdef VBOX_WITH_VMSVGA3D
3888 if ( cmdId >= SVGA_3D_CMD_BASE
3889 && cmdId < SVGA_3D_CMD_MAX)
3890 {
3891 RT_UNTRUSTED_VALIDATED_FENCE();
3892
3893 /* All 3d commands start with a common header, which defines the identifier and the size
3894 * of the command. The identifier has been already read. Fetch the size.
3895 */
3896 uint32_t const *pcbMore = (uint32_t const *)&pu8Cmd[cbCmd];
3897 VMSVGA_INC_CMD_SIZE_BREAK(sizeof(*pcbMore));
3898 VMSVGA_INC_CMD_SIZE_BREAK(*pcbMore);
3899 if (RT_LIKELY(pThis->svga.f3DEnabled))
3900 { /* likely */ }
3901 else
3902 {
3903 LogRelMax(8, ("VMSVGA: 3D disabled, command %d skipped\n", cmdId));
3904 break;
3905 }
3906
3907 /* Command data begins after the 32 bit command length. */
3908 int rc = vmsvgaR3Process3dCmd(pThis, pThisCC, idDXContext, (SVGAFifo3dCmdId)cmdId, *pcbMore, pcbMore + 1);
3909 if (RT_SUCCESS(rc))
3910 { /* likely */ }
3911 else
3912 {
3913 CBstatus = SVGA_CB_STATUS_COMMAND_ERROR;
3914 break;
3915 }
3916 }
3917 else
3918# endif /* VBOX_WITH_VMSVGA3D */
3919 {
3920 /* Unsupported command. */
3921 STAM_REL_COUNTER_INC(&pSvgaR3State->StatFifoUnkCmds);
3922 ASSERT_GUEST_MSG_FAILED(("cmdId=%d\n", cmdId));
3923 LogRelMax(16, ("VMSVGA: unsupported command %d\n", cmdId));
3924 CBstatus = SVGA_CB_STATUS_COMMAND_ERROR;
3925 break;
3926 }
3927 }
3928 }
3929
3930 if (CBstatus != SVGA_CB_STATUS_COMPLETED)
3931 break;
3932
3933 pu8Cmd += cbCmd;
3934 cbRemain -= cbCmd;
3935
3936 /* If this is not the last command in the buffer, then generate IRQ, if required.
3937 * This avoids a double call to vmsvgaR3CmdBufRaiseIRQ if FENCE is the last command
3938 * in the buffer (usually the case).
3939 */
3940 if (RT_LIKELY(!(cbRemain && *pu32IrqStatus)))
3941 { /* likely */ }
3942 else
3943 {
3944 vmsvgaR3CmdBufRaiseIRQ(pDevIns, pThis, *pu32IrqStatus);
3945 *pu32IrqStatus = 0;
3946 }
3947 }
3948
3949 Assert(cbRemain <= cbCommands);
3950 *poffNextCmd = cbCommands - cbRemain;
3951 return CBstatus;
3952}
3953
3954
3955/** Process command buffers.
3956 *
3957 * @param pDevIns The device instance.
3958 * @param pThis The shared VGA/VMSVGA state.
3959 * @param pThisCC The VGA/VMSVGA state for the current context.
3960 * @param pThread Handle of the FIFO thread.
3961 * @thread FIFO
3962 */
3963static void vmsvgaR3CmdBufProcessBuffers(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, PPDMTHREAD pThread)
3964{
3965 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3966
3967 for (;;)
3968 {
3969 if (pThread->enmState != PDMTHREADSTATE_RUNNING)
3970 break;
3971
3972 /* See if there is a submitted buffer. */
3973 PVMSVGACMDBUF pCmdBuf = NULL;
3974
3975 int rc = RTCritSectEnter(&pSvgaR3State->CritSectCmdBuf);
3976 AssertRC(rc);
3977
3978 /* It seems that a higher queue index has a higher priority.
3979 * See SVGACBContext in svga_reg.h from latest vmwgfx Linux driver.
3980 */
3981 for (unsigned i = RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs); i > 0; --i)
3982 {
3983 PVMSVGACMDBUFCTX pCmdBufCtx = pSvgaR3State->apCmdBufCtxs[i - 1];
3984 if (pCmdBufCtx)
3985 {
3986 pCmdBuf = RTListRemoveFirst(&pCmdBufCtx->listSubmitted, VMSVGACMDBUF, nodeBuffer);
3987 if (pCmdBuf)
3988 {
3989 Assert(pCmdBufCtx->cSubmitted > 0);
3990 --pCmdBufCtx->cSubmitted;
3991 break;
3992 }
3993 }
3994 }
3995
3996 if (!pCmdBuf)
3997 {
3998 ASMAtomicWriteU32(&pSvgaR3State->fCmdBuf, 0);
3999 RTCritSectLeave(&pSvgaR3State->CritSectCmdBuf);
4000 break;
4001 }
4002
4003 RTCritSectLeave(&pSvgaR3State->CritSectCmdBuf);
4004
4005 SVGACBStatus CBstatus = SVGA_CB_STATUS_NONE;
4006 uint32_t offNextCmd = 0;
4007 uint32_t u32IrqStatus = 0;
4008 uint32_t const idDXContext = RT_BOOL(pCmdBuf->hdr.flags & SVGA_CB_FLAG_DX_CONTEXT)
4009 ? pCmdBuf->hdr.dxContext
4010 : SVGA3D_INVALID_ID;
4011 /* Process one buffer. */
4012 CBstatus = vmsvgaR3CmdBufProcessCommands(pDevIns, pThis, pThisCC, idDXContext, pCmdBuf->pvCommands, pCmdBuf->hdr.length, &offNextCmd, &u32IrqStatus);
4013
4014 if (!RT_BOOL(pCmdBuf->hdr.flags & SVGA_CB_FLAG_NO_IRQ))
4015 u32IrqStatus |= SVGA_IRQFLAG_COMMAND_BUFFER;
4016 if (CBstatus == SVGA_CB_STATUS_COMMAND_ERROR)
4017 u32IrqStatus |= SVGA_IRQFLAG_ERROR;
4018
4019 vmsvgaR3CmdBufWriteStatus(pDevIns, pCmdBuf->GCPhysCB, CBstatus, offNextCmd);
4020 if (u32IrqStatus)
4021 vmsvgaR3CmdBufRaiseIRQ(pDevIns, pThis, u32IrqStatus);
4022
4023 vmsvgaR3CmdBufFree(pCmdBuf);
4024 }
4025}
4026
4027
4028/**
4029 * Worker for vmsvgaR3FifoThread that handles an external command.
4030 *
4031 * @param pDevIns The device instance.
4032 * @param pThis The shared VGA/VMSVGA instance data.
4033 * @param pThisCC The VGA/VMSVGA state for ring-3.
4034 */
4035static void vmsvgaR3FifoHandleExtCmd(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC)
4036{
4037 uint8_t uExtCmd = pThis->svga.u8FIFOExtCommand;
4038 switch (pThis->svga.u8FIFOExtCommand)
4039 {
4040 case VMSVGA_FIFO_EXTCMD_RESET:
4041 Log(("vmsvgaR3FifoLoop: reset the fifo thread.\n"));
4042 Assert(pThisCC->svga.pvFIFOExtCmdParam == NULL);
4043
4044 vmsvgaR3ResetScreens(pThis, pThisCC);
4045# ifdef VBOX_WITH_VMSVGA3D
4046 if (pThis->svga.f3DEnabled)
4047 {
4048 /* The 3d subsystem must be reset from the fifo thread. */
4049 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
4050 pSVGAState->pFuncs3D->pfnReset(pThisCC);
4051 }
4052# endif
4053 break;
4054
4055 case VMSVGA_FIFO_EXTCMD_POWEROFF:
4056 Log(("vmsvgaR3FifoLoop: power off.\n"));
4057 Assert(pThisCC->svga.pvFIFOExtCmdParam == NULL);
4058
4059 /* The screens must be reset on the FIFO thread, because they may use 3D resources. */
4060 vmsvgaR3ResetScreens(pThis, pThisCC);
4061 break;
4062
4063 case VMSVGA_FIFO_EXTCMD_TERMINATE:
4064 Log(("vmsvgaR3FifoLoop: terminate the fifo thread.\n"));
4065 Assert(pThisCC->svga.pvFIFOExtCmdParam == NULL);
4066# ifdef VBOX_WITH_VMSVGA3D
4067 if (pThis->svga.f3DEnabled)
4068 {
4069 /* The 3d subsystem must be shut down from the fifo thread. */
4070 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
4071 if (pSVGAState->pFuncs3D && pSVGAState->pFuncs3D->pfnTerminate)
4072 pSVGAState->pFuncs3D->pfnTerminate(pThisCC);
4073 }
4074# endif
4075 break;
4076
4077 case VMSVGA_FIFO_EXTCMD_SAVESTATE:
4078 {
4079 Log(("vmsvgaR3FifoLoop: VMSVGA_FIFO_EXTCMD_SAVESTATE.\n"));
4080 PSSMHANDLE pSSM = (PSSMHANDLE)pThisCC->svga.pvFIFOExtCmdParam;
4081 AssertLogRelMsgBreak(RT_VALID_PTR(pSSM), ("pSSM=%p\n", pSSM));
4082 vmsvgaR3SaveExecFifo(pDevIns->pHlpR3, pThisCC, pSSM);
4083# ifdef VBOX_WITH_VMSVGA3D
4084 if (pThis->svga.f3DEnabled)
4085 {
4086 if (vmsvga3dIsLegacyBackend(pThisCC))
4087 vmsvga3dSaveExec(pDevIns, pThisCC, pSSM);
4088# ifdef VMSVGA3D_DX
4089 else
4090 vmsvga3dDXSaveExec(pDevIns, pThisCC, pSSM);
4091# endif
4092 }
4093# endif
4094 break;
4095 }
4096
4097 case VMSVGA_FIFO_EXTCMD_LOADSTATE:
4098 {
4099 Log(("vmsvgaR3FifoLoop: VMSVGA_FIFO_EXTCMD_LOADSTATE.\n"));
4100 PVMSVGA_STATE_LOAD pLoadState = (PVMSVGA_STATE_LOAD)pThisCC->svga.pvFIFOExtCmdParam;
4101 AssertLogRelMsgBreak(RT_VALID_PTR(pLoadState), ("pLoadState=%p\n", pLoadState));
4102 vmsvgaR3LoadExecFifo(pDevIns->pHlpR3, pThis, pThisCC, pLoadState->pSSM, pLoadState->uVersion, pLoadState->uPass);
4103# ifdef VBOX_WITH_VMSVGA3D
4104 if (pThis->svga.f3DEnabled)
4105 {
4106 /* The following RT_OS_DARWIN code was in vmsvga3dLoadExec and therefore must be executed before each vmsvga3dLoadExec invocation. */
4107# ifndef RT_OS_DARWIN /** @todo r=bird: this is normally done on the EMT, so for DARWIN we do that when loading saved state too now. See DevVGA-SVGA.cpp */
4108 /* Must initialize now as the recreation calls below rely on an initialized 3d subsystem. */
4109 vmsvgaR3PowerOnDevice(pDevIns, pThis, pThisCC, /*fLoadState=*/ true);
4110# endif
4111
4112 if (vmsvga3dIsLegacyBackend(pThisCC))
4113 vmsvga3dLoadExec(pDevIns, pThis, pThisCC, pLoadState->pSSM, pLoadState->uVersion, pLoadState->uPass);
4114# ifdef VMSVGA3D_DX
4115 else
4116 vmsvga3dDXLoadExec(pDevIns, pThis, pThisCC, pLoadState->pSSM, pLoadState->uVersion, pLoadState->uPass);
4117# endif
4118 }
4119# endif
4120 break;
4121 }
4122
4123 case VMSVGA_FIFO_EXTCMD_UPDATE_SURFACE_HEAP_BUFFERS:
4124 {
4125# ifdef VBOX_WITH_VMSVGA3D
4126 uint32_t sid = (uint32_t)(uintptr_t)pThisCC->svga.pvFIFOExtCmdParam;
4127 Log(("vmsvgaR3FifoLoop: VMSVGA_FIFO_EXTCMD_UPDATE_SURFACE_HEAP_BUFFERS sid=%#x\n", sid));
4128 vmsvga3dUpdateHeapBuffersForSurfaces(pThisCC, sid);
4129# endif
4130 break;
4131 }
4132
4133
4134 default:
4135 AssertLogRelMsgFailed(("uExtCmd=%#x pvFIFOExtCmdParam=%p\n", uExtCmd, pThisCC->svga.pvFIFOExtCmdParam));
4136 break;
4137 }
4138
4139 /*
4140 * Signal the end of the external command.
4141 */
4142 pThisCC->svga.pvFIFOExtCmdParam = NULL;
4143 pThis->svga.u8FIFOExtCommand = VMSVGA_FIFO_EXTCMD_NONE;
4144 ASMMemoryFence(); /* paranoia^2 */
4145 int rc = RTSemEventSignal(pThisCC->svga.hFIFOExtCmdSem);
4146 AssertLogRelRC(rc);
4147}
4148
4149/**
4150 * Worker for vmsvgaR3Destruct, vmsvgaR3Reset, vmsvgaR3Save and vmsvgaR3Load for
4151 * doing a job on the FIFO thread (even when it's officially suspended).
4152 *
4153 * @returns VBox status code (fully asserted).
4154 * @param pDevIns The device instance.
4155 * @param pThis The shared VGA/VMSVGA instance data.
4156 * @param pThisCC The VGA/VMSVGA state for ring-3.
4157 * @param uExtCmd The command to execute on the FIFO thread.
4158 * @param pvParam Pointer to command parameters.
4159 * @param cMsWait The time to wait for the command, given in
4160 * milliseconds.
4161 */
4162static int vmsvgaR3RunExtCmdOnFifoThread(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC,
4163 uint8_t uExtCmd, void *pvParam, RTMSINTERVAL cMsWait)
4164{
4165 Assert(cMsWait >= RT_MS_1SEC * 5);
4166 AssertLogRelMsg(pThis->svga.u8FIFOExtCommand == VMSVGA_FIFO_EXTCMD_NONE,
4167 ("old=%d new=%d\n", pThis->svga.u8FIFOExtCommand, uExtCmd));
4168
4169 int rc;
4170 PPDMTHREAD pThread = pThisCC->svga.pFIFOIOThread;
4171 PDMTHREADSTATE enmState = pThread->enmState;
4172 if (enmState == PDMTHREADSTATE_SUSPENDED)
4173 {
4174 /*
4175 * The thread is suspended, we have to temporarily wake it up so it can
4176 * perform the task.
4177 * (We ASSUME not racing code here, both wrt thread state and ext commands.)
4178 */
4179 Log(("vmsvgaR3RunExtCmdOnFifoThread: uExtCmd=%d enmState=SUSPENDED\n", uExtCmd));
4180 /* Post the request. */
4181 pThis->svga.fFifoExtCommandWakeup = true;
4182 pThisCC->svga.pvFIFOExtCmdParam = pvParam;
4183 pThis->svga.u8FIFOExtCommand = uExtCmd;
4184 ASMMemoryFence(); /* paranoia^3 */
4185
4186 /* Resume the thread. */
4187 rc = PDMDevHlpThreadResume(pDevIns, pThread);
4188 AssertLogRelRC(rc);
4189 if (RT_SUCCESS(rc))
4190 {
4191 /* Wait. Take care in case the semaphore was already posted (same as below). */
4192 rc = RTSemEventWait(pThisCC->svga.hFIFOExtCmdSem, cMsWait);
4193 if ( rc == VINF_SUCCESS
4194 && pThis->svga.u8FIFOExtCommand == uExtCmd)
4195 rc = RTSemEventWait(pThisCC->svga.hFIFOExtCmdSem, cMsWait);
4196 AssertLogRelMsg(pThis->svga.u8FIFOExtCommand != uExtCmd || RT_FAILURE_NP(rc),
4197 ("%#x %Rrc\n", pThis->svga.u8FIFOExtCommand, rc));
4198
4199 /* suspend the thread */
4200 pThis->svga.fFifoExtCommandWakeup = false;
4201 int rc2 = PDMDevHlpThreadSuspend(pDevIns, pThread);
4202 AssertLogRelRC(rc2);
4203 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
4204 rc = rc2;
4205 }
4206 pThis->svga.fFifoExtCommandWakeup = false;
4207 pThisCC->svga.pvFIFOExtCmdParam = NULL;
4208 }
4209 else if (enmState == PDMTHREADSTATE_RUNNING)
4210 {
4211 /*
4212 * The thread is running, should only happen during reset and vmsvga3dsfc.
4213 * We ASSUME not racing code here, both wrt thread state and ext commands.
4214 */
4215 Log(("vmsvgaR3RunExtCmdOnFifoThread: uExtCmd=%d enmState=RUNNING\n", uExtCmd));
4216 Assert(uExtCmd == VMSVGA_FIFO_EXTCMD_RESET || uExtCmd == VMSVGA_FIFO_EXTCMD_UPDATE_SURFACE_HEAP_BUFFERS || uExtCmd == VMSVGA_FIFO_EXTCMD_POWEROFF);
4217
4218 /* Post the request. */
4219 pThisCC->svga.pvFIFOExtCmdParam = pvParam;
4220 pThis->svga.u8FIFOExtCommand = uExtCmd;
4221 ASMMemoryFence(); /* paranoia^2 */
4222 rc = PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
4223 AssertLogRelRC(rc);
4224
4225 /* Wait. Take care in case the semaphore was already posted (same as above). */
4226 rc = RTSemEventWait(pThisCC->svga.hFIFOExtCmdSem, cMsWait);
4227 if ( rc == VINF_SUCCESS
4228 && pThis->svga.u8FIFOExtCommand == uExtCmd)
4229 rc = RTSemEventWait(pThisCC->svga.hFIFOExtCmdSem, cMsWait); /* it was already posted, retry the wait. */
4230 AssertLogRelMsg(pThis->svga.u8FIFOExtCommand != uExtCmd || RT_FAILURE_NP(rc),
4231 ("%#x %Rrc\n", pThis->svga.u8FIFOExtCommand, rc));
4232
4233 pThisCC->svga.pvFIFOExtCmdParam = NULL;
4234 }
4235 else
4236 {
4237 /*
4238 * Something is wrong with the thread!
4239 */
4240 AssertLogRelMsgFailed(("uExtCmd=%d enmState=%d\n", uExtCmd, enmState));
4241 rc = VERR_INVALID_STATE;
4242 }
4243 return rc;
4244}
4245
4246
4247/**
4248 * Marks the FIFO non-busy, notifying any waiting EMTs.
4249 *
4250 * @param pDevIns The device instance.
4251 * @param pThis The shared VGA/VMSVGA instance data.
4252 * @param pThisCC The VGA/VMSVGA state for ring-3.
4253 * @param pSVGAState Pointer to the ring-3 only SVGA state data.
4254 * @param offFifoMin The start byte offset of the command FIFO.
4255 */
4256static void vmsvgaR3FifoSetNotBusy(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, PVMSVGAR3STATE pSVGAState, uint32_t offFifoMin)
4257{
4258 ASMAtomicAndU32(&pThis->svga.fBusy, ~(VMSVGA_BUSY_F_FIFO | VMSVGA_BUSY_F_EMT_FORCE));
4259 if (VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_BUSY, offFifoMin))
4260 vmsvgaHCSafeFifoBusyRegUpdate(pThis, pThisCC, pThis->svga.fBusy != 0);
4261
4262 /* Wake up any waiting EMTs. */
4263 if (pSVGAState->cBusyDelayedEmts > 0)
4264 {
4265# ifdef VMSVGA_USE_EMT_HALT_CODE
4266 VMCPUID idCpu = VMCpuSetFindLastPresentInternal(&pSVGAState->BusyDelayedEmts);
4267 if (idCpu != NIL_VMCPUID)
4268 {
4269 PDMDevHlpVMNotifyCpuDeviceReady(pDevIns, idCpu);
4270 while (idCpu-- > 0)
4271 if (VMCPUSET_IS_PRESENT(&pSVGAState->BusyDelayedEmts, idCpu))
4272 PDMDevHlpVMNotifyCpuDeviceReady(pDevIns, idCpu);
4273 }
4274# else
4275 int rc2 = RTSemEventMultiSignal(pSVGAState->hBusyDelayedEmts);
4276 AssertRC(rc2);
4277# endif
4278 }
4279}
4280
4281/**
4282 * Reads (more) payload into the command buffer.
4283 *
4284 * @returns pbBounceBuf on success
4285 * @retval (void *)1 if the thread was requested to stop.
4286 * @retval NULL on FIFO error.
4287 *
4288 * @param cbPayloadReq The number of bytes of payload requested.
4289 * @param pFIFO The FIFO.
4290 * @param offCurrentCmd The FIFO byte offset of the current command.
4291 * @param offFifoMin The start byte offset of the command FIFO.
4292 * @param offFifoMax The end byte offset of the command FIFO.
4293 * @param pbBounceBuf The bounch buffer. Same size as the entire FIFO, so
4294 * always sufficient size.
4295 * @param pcbAlreadyRead How much payload we've already read into the bounce
4296 * buffer. (We will NEVER re-read anything.)
4297 * @param pThread The calling PDM thread handle.
4298 * @param pThis The shared VGA/VMSVGA instance data.
4299 * @param pSVGAState Pointer to the ring-3 only SVGA state data. For
4300 * statistics collection.
4301 * @param pDevIns The device instance.
4302 */
4303static void *vmsvgaR3FifoGetCmdPayload(uint32_t cbPayloadReq, uint32_t RT_UNTRUSTED_VOLATILE_GUEST *pFIFO,
4304 uint32_t offCurrentCmd, uint32_t offFifoMin, uint32_t offFifoMax,
4305 uint8_t *pbBounceBuf, uint32_t *pcbAlreadyRead,
4306 PPDMTHREAD pThread, PVGASTATE pThis, PVMSVGAR3STATE pSVGAState, PPDMDEVINS pDevIns)
4307{
4308 Assert(pbBounceBuf);
4309 Assert(pcbAlreadyRead);
4310 Assert(offFifoMin < offFifoMax);
4311 Assert(offCurrentCmd >= offFifoMin && offCurrentCmd < offFifoMax);
4312 Assert(offFifoMax <= pThis->svga.cbFIFO);
4313
4314 /*
4315 * Check if the requested payload size has already been satisfied .
4316 * .
4317 * When called to read more, the caller is responsible for making sure the .
4318 * new command size (cbRequsted) never is smaller than what has already .
4319 * been read.
4320 */
4321 uint32_t cbAlreadyRead = *pcbAlreadyRead;
4322 if (cbPayloadReq <= cbAlreadyRead)
4323 {
4324 AssertLogRelReturn(cbPayloadReq == cbAlreadyRead, NULL);
4325 return pbBounceBuf;
4326 }
4327
4328 /*
4329 * Commands bigger than the fifo buffer are invalid.
4330 */
4331 uint32_t const cbFifoCmd = offFifoMax - offFifoMin;
4332 AssertMsgReturnStmt(cbPayloadReq <= cbFifoCmd, ("cbPayloadReq=%#x cbFifoCmd=%#x\n", cbPayloadReq, cbFifoCmd),
4333 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoErrors),
4334 NULL);
4335
4336 /*
4337 * Move offCurrentCmd past the command dword.
4338 */
4339 offCurrentCmd += sizeof(uint32_t);
4340 if (offCurrentCmd >= offFifoMax)
4341 offCurrentCmd = offFifoMin;
4342
4343 /*
4344 * Do we have sufficient payload data available already?
4345 * The host should not read beyond [SVGA_FIFO_NEXT_CMD], therefore '>=' in the condition below.
4346 */
4347 uint32_t cbAfter, cbBefore;
4348 uint32_t offNextCmd = pFIFO[SVGA_FIFO_NEXT_CMD];
4349 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
4350 if (offNextCmd >= offCurrentCmd)
4351 {
4352 if (RT_LIKELY(offNextCmd < offFifoMax))
4353 cbAfter = offNextCmd - offCurrentCmd;
4354 else
4355 {
4356 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoErrors);
4357 LogRelMax(16, ("vmsvgaR3FifoGetCmdPayload: Invalid offNextCmd=%#x (offFifoMin=%#x offFifoMax=%#x)\n",
4358 offNextCmd, offFifoMin, offFifoMax));
4359 cbAfter = offFifoMax - offCurrentCmd;
4360 }
4361 cbBefore = 0;
4362 }
4363 else
4364 {
4365 cbAfter = offFifoMax - offCurrentCmd;
4366 if (offNextCmd >= offFifoMin)
4367 cbBefore = offNextCmd - offFifoMin;
4368 else
4369 {
4370 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoErrors);
4371 LogRelMax(16, ("vmsvgaR3FifoGetCmdPayload: Invalid offNextCmd=%#x (offFifoMin=%#x offFifoMax=%#x)\n",
4372 offNextCmd, offFifoMin, offFifoMax));
4373 cbBefore = 0;
4374 }
4375 }
4376 if (cbAfter + cbBefore < cbPayloadReq)
4377 {
4378 /*
4379 * Insufficient, must wait for it to arrive.
4380 */
4381/** @todo Should clear the busy flag here to maybe encourage the guest to wake us up. */
4382 STAM_REL_PROFILE_START(&pSVGAState->StatFifoStalls, Stall);
4383 for (uint32_t i = 0;; i++)
4384 {
4385 if (pThread->enmState != PDMTHREADSTATE_RUNNING)
4386 {
4387 STAM_REL_PROFILE_STOP(&pSVGAState->StatFifoStalls, Stall);
4388 return (void *)(uintptr_t)1;
4389 }
4390 Log(("Guest still copying (%x vs %x) current %x next %x stop %x loop %u; sleep a bit\n",
4391 cbPayloadReq, cbAfter + cbBefore, offCurrentCmd, offNextCmd, pFIFO[SVGA_FIFO_STOP], i));
4392
4393 PDMDevHlpSUPSemEventWaitNoResume(pDevIns, pThis->svga.hFIFORequestSem, i < 16 ? 1 : 2);
4394
4395 offNextCmd = pFIFO[SVGA_FIFO_NEXT_CMD];
4396 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
4397 if (offNextCmd >= offCurrentCmd)
4398 {
4399 cbAfter = RT_MIN(offNextCmd, offFifoMax) - offCurrentCmd;
4400 cbBefore = 0;
4401 }
4402 else
4403 {
4404 cbAfter = offFifoMax - offCurrentCmd;
4405 cbBefore = RT_MAX(offNextCmd, offFifoMin) - offFifoMin;
4406 }
4407
4408 if (cbAfter + cbBefore >= cbPayloadReq)
4409 break;
4410 }
4411 STAM_REL_PROFILE_STOP(&pSVGAState->StatFifoStalls, Stall);
4412 }
4413
4414 /*
4415 * Copy out the memory and update what pcbAlreadyRead points to.
4416 */
4417 if (cbAfter >= cbPayloadReq)
4418 memcpy(pbBounceBuf + cbAlreadyRead,
4419 (uint8_t *)pFIFO + offCurrentCmd + cbAlreadyRead,
4420 cbPayloadReq - cbAlreadyRead);
4421 else
4422 {
4423 LogFlow(("Split data buffer at %x (%u-%u)\n", offCurrentCmd, cbAfter, cbBefore));
4424 if (cbAlreadyRead < cbAfter)
4425 {
4426 memcpy(pbBounceBuf + cbAlreadyRead,
4427 (uint8_t *)pFIFO + offCurrentCmd + cbAlreadyRead,
4428 cbAfter - cbAlreadyRead);
4429 cbAlreadyRead = cbAfter;
4430 }
4431 memcpy(pbBounceBuf + cbAlreadyRead,
4432 (uint8_t *)pFIFO + offFifoMin + cbAlreadyRead - cbAfter,
4433 cbPayloadReq - cbAlreadyRead);
4434 }
4435 *pcbAlreadyRead = cbPayloadReq;
4436 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
4437 return pbBounceBuf;
4438}
4439
4440
4441/**
4442 * Sends cursor position and visibility information from the FIFO to the front-end.
4443 * @returns SVGA_FIFO_CURSOR_COUNT value used.
4444 */
4445static uint32_t
4446vmsvgaR3FifoUpdateCursor(PVGASTATECC pThisCC, PVMSVGAR3STATE pSVGAState, uint32_t RT_UNTRUSTED_VOLATILE_GUEST *pFIFO,
4447 uint32_t offFifoMin, uint32_t uCursorUpdateCount,
4448 uint32_t *pxLast, uint32_t *pyLast, uint32_t *pfLastVisible)
4449{
4450 /*
4451 * Check if the cursor update counter has changed and try get a stable
4452 * set of values if it has. This is race-prone, especially consindering
4453 * the screen ID, but little we can do about that.
4454 */
4455 uint32_t x, y, fVisible, idScreen;
4456 for (uint32_t i = 0; ; i++)
4457 {
4458 x = pFIFO[SVGA_FIFO_CURSOR_X];
4459 y = pFIFO[SVGA_FIFO_CURSOR_Y];
4460 fVisible = pFIFO[SVGA_FIFO_CURSOR_ON];
4461 idScreen = VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_CURSOR_SCREEN_ID, offFifoMin)
4462 ? pFIFO[SVGA_FIFO_CURSOR_SCREEN_ID] : SVGA_ID_INVALID;
4463 if ( uCursorUpdateCount == pFIFO[SVGA_FIFO_CURSOR_COUNT]
4464 || i > 3)
4465 break;
4466 if (i == 0)
4467 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoCursorFetchAgain);
4468 ASMNopPause();
4469 uCursorUpdateCount = pFIFO[SVGA_FIFO_CURSOR_COUNT];
4470 }
4471
4472 /*
4473 * Check if anything has changed, as calling into pDrv is not light-weight.
4474 */
4475 if ( *pxLast == x
4476 && *pyLast == y
4477 && (idScreen != SVGA_ID_INVALID || *pfLastVisible == fVisible))
4478 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoCursorNoChange);
4479 else
4480 {
4481 /*
4482 * Detected changes.
4483 *
4484 * We handle global, not per-screen visibility information by sending
4485 * pfnVBVAMousePointerShape without shape data.
4486 */
4487 *pxLast = x;
4488 *pyLast = y;
4489 uint32_t fFlags = VBVA_CURSOR_VALID_DATA;
4490 if (idScreen != SVGA_ID_INVALID)
4491 fFlags |= VBVA_CURSOR_SCREEN_RELATIVE;
4492 else if (*pfLastVisible != fVisible)
4493 {
4494 LogRel2(("vmsvgaR3FifoUpdateCursor: fVisible %d fLastVisible %d (%d,%d)\n", fVisible, *pfLastVisible, x, y));
4495 *pfLastVisible = fVisible;
4496 pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv, RT_BOOL(fVisible), false, 0, 0, 0, 0, NULL);
4497 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoCursorVisiblity);
4498 }
4499 pThisCC->pDrv->pfnVBVAReportCursorPosition(pThisCC->pDrv, fFlags, idScreen, x, y);
4500 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoCursorPosition);
4501 }
4502
4503 /*
4504 * Update done. Signal this to the guest.
4505 */
4506 pFIFO[SVGA_FIFO_CURSOR_LAST_UPDATED] = uCursorUpdateCount;
4507
4508 return uCursorUpdateCount;
4509}
4510
4511
4512/**
4513 * Checks if there is work to be done, either cursor updating or FIFO commands.
4514 *
4515 * @returns true if pending work, false if not.
4516 * @param pThisCC The VGA/VMSVGA state for ring-3.
4517 * @param uLastCursorCount The last cursor update counter value.
4518 */
4519DECLINLINE(bool) vmsvgaR3FifoHasWork(PVGASTATECC pThisCC, uint32_t uLastCursorCount)
4520{
4521 /* If FIFO does not exist than there is nothing to do. Command buffers also require the enabled FIFO. */
4522 uint32_t RT_UNTRUSTED_VOLATILE_GUEST * const pFIFO = pThisCC->svga.pau32FIFO;
4523 AssertReturn(pFIFO, false);
4524
4525 if (vmsvgaR3CmdBufHasWork(pThisCC))
4526 return true;
4527
4528 if (pFIFO[SVGA_FIFO_NEXT_CMD] != pFIFO[SVGA_FIFO_STOP])
4529 return true;
4530
4531 if ( uLastCursorCount != pFIFO[SVGA_FIFO_CURSOR_COUNT]
4532 && VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_CURSOR_LAST_UPDATED, pFIFO[SVGA_FIFO_MIN]))
4533 return true;
4534
4535 return false;
4536}
4537
4538
4539/**
4540 * Called by the VGA refresh timer to wake up the FIFO thread when needed.
4541 *
4542 * @param pDevIns The device instance.
4543 * @param pThis The shared VGA/VMSVGA instance data.
4544 * @param pThisCC The VGA/VMSVGA state for ring-3.
4545 */
4546void vmsvgaR3FifoWatchdogTimer(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC)
4547{
4548 /* Caller already checked pThis->svga.fFIFOThreadSleeping, so we only have
4549 to recheck it before doing the signalling. */
4550 if ( vmsvgaR3FifoHasWork(pThisCC, ASMAtomicReadU32(&pThis->svga.uLastCursorUpdateCount))
4551 && pThis->svga.fFIFOThreadSleeping
4552 && !ASMAtomicReadBool(&pThis->svga.fBadGuest))
4553 {
4554 int rc = PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
4555 AssertRC(rc);
4556 STAM_REL_COUNTER_INC(&pThisCC->svga.pSvgaR3State->StatFifoWatchdogWakeUps);
4557 }
4558}
4559
4560
4561/**
4562 * Called by the FIFO thread to process pending actions.
4563 *
4564 * @param pDevIns The device instance.
4565 * @param pThis The shared VGA/VMSVGA instance data.
4566 * @param pThisCC The VGA/VMSVGA state for ring-3.
4567 */
4568void vmsvgaR3FifoPendingActions(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC)
4569{
4570 RT_NOREF(pDevIns);
4571
4572 /* Currently just mode changes. */
4573 if (ASMBitTestAndClear(&pThis->svga.u32ActionFlags, VMSVGA_ACTION_CHANGEMODE_BIT))
4574 {
4575 vmsvgaR3ChangeMode(pThis, pThisCC);
4576# ifdef VBOX_WITH_VMSVGA3D
4577 if (pThisCC->svga.p3dState != NULL)
4578 vmsvga3dChangeMode(pThisCC);
4579# endif
4580 }
4581}
4582
4583
4584/*
4585 * These two macros are put outside vmsvgaR3FifoLoop because doxygen gets confused,
4586 * even the latest version, and thinks we're documenting vmsvgaR3FifoLoop. Sigh.
4587 */
4588/** @def VMSVGAFIFO_GET_CMD_BUFFER_BREAK
4589 * Macro for shortening calls to vmsvgaR3FifoGetCmdPayload.
4590 *
4591 * Will break out of the switch on failure.
4592 * Will restart and quit the loop if the thread was requested to stop.
4593 *
4594 * @param a_PtrVar Request variable pointer.
4595 * @param a_Type Request typedef (not pointer) for casting.
4596 * @param a_cbPayloadReq How much payload to fetch.
4597 * @remarks Accesses a bunch of variables in the current scope!
4598 */
4599# define VMSVGAFIFO_GET_CMD_BUFFER_BREAK(a_PtrVar, a_Type, a_cbPayloadReq) \
4600 if (1) { \
4601 (a_PtrVar) = (a_Type *)vmsvgaR3FifoGetCmdPayload((a_cbPayloadReq), pFIFO, offCurrentCmd, offFifoMin, offFifoMax, \
4602 pbBounceBuf, &cbPayload, pThread, pThis, pSVGAState, pDevIns); \
4603 if (RT_UNLIKELY((uintptr_t)(a_PtrVar) < 2)) { if ((uintptr_t)(a_PtrVar) == 1) continue; break; } \
4604 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE(); \
4605 } else do {} while (0)
4606/* @def VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK
4607 * Macro for shortening calls to vmsvgaR3FifoGetCmdPayload for refetching the
4608 * buffer after figuring out the actual command size.
4609 *
4610 * Will break out of the switch on failure.
4611 *
4612 * @param a_PtrVar Request variable pointer.
4613 * @param a_Type Request typedef (not pointer) for casting.
4614 * @param a_cbPayloadReq How much payload to fetch.
4615 * @remarks Accesses a bunch of variables in the current scope!
4616 */
4617# define VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(a_PtrVar, a_Type, a_cbPayloadReq) \
4618 if (1) { \
4619 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(a_PtrVar, a_Type, a_cbPayloadReq); \
4620 } else do {} while (0)
4621
4622/**
4623 * @callback_method_impl{PFNPDMTHREADDEV, The async FIFO handling thread.}
4624 */
4625static DECLCALLBACK(int) vmsvgaR3FifoLoop(PPDMDEVINS pDevIns, PPDMTHREAD pThread)
4626{
4627 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
4628 PVGASTATER3 pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
4629 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
4630 int rc;
4631
4632 if (pThread->enmState == PDMTHREADSTATE_INITIALIZING)
4633 return VINF_SUCCESS;
4634
4635 /*
4636 * Special mode where we only execute an external command and the go back
4637 * to being suspended. Currently, all ext cmds ends up here, with the reset
4638 * one also being eligble for runtime execution further down as well.
4639 */
4640 if (pThis->svga.fFifoExtCommandWakeup)
4641 {
4642 vmsvgaR3FifoHandleExtCmd(pDevIns, pThis, pThisCC);
4643 while (pThread->enmState == PDMTHREADSTATE_RUNNING)
4644 if (pThis->svga.u8FIFOExtCommand == VMSVGA_FIFO_EXTCMD_NONE)
4645 PDMDevHlpSUPSemEventWaitNoResume(pDevIns, pThis->svga.hFIFORequestSem, RT_MS_1MIN);
4646 else
4647 vmsvgaR3FifoHandleExtCmd(pDevIns, pThis, pThisCC);
4648 return VINF_SUCCESS;
4649 }
4650
4651
4652 /*
4653 * Signal the semaphore to make sure we don't wait for 250ms after a
4654 * suspend & resume scenario (see vmsvgaR3FifoGetCmdPayload).
4655 */
4656 PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
4657
4658 /*
4659 * Allocate a bounce buffer for command we get from the FIFO.
4660 * (All code must return via the end of the function to free this buffer.)
4661 */
4662 uint8_t *pbBounceBuf = (uint8_t *)RTMemAllocZ(pThis->svga.cbFIFO);
4663 AssertReturn(pbBounceBuf, VERR_NO_MEMORY);
4664
4665 /*
4666 * Polling/sleep interval config.
4667 *
4668 * We wait for an a short interval if the guest has recently given us work
4669 * to do, but the interval increases the longer we're kept idle. Once we've
4670 * reached the refresh timer interval, we'll switch to extended waits,
4671 * depending on it or the guest to kick us into action when needed.
4672 *
4673 * Should the refresh time go fishing, we'll just continue increasing the
4674 * sleep length till we reaches the 250 ms max after about 16 seconds.
4675 */
4676 RTMSINTERVAL const cMsMinSleep = 16;
4677 RTMSINTERVAL const cMsIncSleep = 2;
4678 RTMSINTERVAL const cMsMaxSleep = 250;
4679 RTMSINTERVAL const cMsExtendedSleep = 15 * RT_MS_1SEC; /* Regular paranoia dictates that this cannot be indefinite. */
4680 RTMSINTERVAL cMsSleep = cMsMaxSleep;
4681
4682 /*
4683 * Cursor update state (SVGA_FIFO_CAP_CURSOR_BYPASS_3).
4684 *
4685 * Initialize with values that will detect an update from the guest.
4686 * Make sure that if the guest never updates the cursor position, then the device does not report it.
4687 * The guest has to change the value of uLastCursorUpdateCount, when the cursor position is actually updated.
4688 * xLastCursor, yLastCursor and fLastCursorVisible are set to report the first update.
4689 */
4690 uint32_t RT_UNTRUSTED_VOLATILE_GUEST * const pFIFO = pThisCC->svga.pau32FIFO;
4691 pThis->svga.uLastCursorUpdateCount = pFIFO[SVGA_FIFO_CURSOR_COUNT];
4692 uint32_t xLastCursor = ~pFIFO[SVGA_FIFO_CURSOR_X];
4693 uint32_t yLastCursor = ~pFIFO[SVGA_FIFO_CURSOR_Y];
4694 uint32_t fLastCursorVisible = ~pFIFO[SVGA_FIFO_CURSOR_ON];
4695
4696 /*
4697 * The FIFO loop.
4698 */
4699 LogFlow(("vmsvgaR3FifoLoop: started loop\n"));
4700 bool fBadOrDisabledFifo = ASMAtomicReadBool(&pThis->svga.fBadGuest);
4701 while (pThread->enmState == PDMTHREADSTATE_RUNNING)
4702 {
4703# if defined(RT_OS_DARWIN) && defined(VBOX_WITH_VMSVGA3D)
4704 /*
4705 * Should service the run loop every so often.
4706 */
4707 if (pThis->svga.f3DEnabled)
4708 vmsvga3dCocoaServiceRunLoop();
4709# endif
4710
4711 /* First check any pending actions. */
4712 vmsvgaR3FifoPendingActions(pDevIns, pThis, pThisCC);
4713
4714 /*
4715 * Unless there's already work pending, go to sleep for a short while.
4716 * (See polling/sleep interval config above.)
4717 */
4718 if ( fBadOrDisabledFifo
4719 || !vmsvgaR3FifoHasWork(pThisCC, pThis->svga.uLastCursorUpdateCount))
4720 {
4721 ASMAtomicWriteBool(&pThis->svga.fFIFOThreadSleeping, true);
4722 Assert(pThis->cMilliesRefreshInterval > 0);
4723 if (cMsSleep < pThis->cMilliesRefreshInterval)
4724 rc = PDMDevHlpSUPSemEventWaitNoResume(pDevIns, pThis->svga.hFIFORequestSem, cMsSleep);
4725 else
4726 {
4727# ifdef VMSVGA_USE_FIFO_ACCESS_HANDLER
4728 int rc2 = PDMDevHlpPGMHandlerPhysicalReset(pDevIns, pThis->svga.GCPhysFIFO);
4729 AssertRC(rc2); /* No break. Racing EMTs unmapping and remapping the region. */
4730# endif
4731 if ( !fBadOrDisabledFifo
4732 && vmsvgaR3FifoHasWork(pThisCC, pThis->svga.uLastCursorUpdateCount))
4733 rc = VINF_SUCCESS;
4734 else
4735 {
4736 STAM_REL_PROFILE_START(&pSVGAState->StatFifoExtendedSleep, Acc);
4737 rc = PDMDevHlpSUPSemEventWaitNoResume(pDevIns, pThis->svga.hFIFORequestSem, cMsExtendedSleep);
4738 STAM_REL_PROFILE_STOP(&pSVGAState->StatFifoExtendedSleep, Acc);
4739 }
4740 }
4741 ASMAtomicWriteBool(&pThis->svga.fFIFOThreadSleeping, false);
4742 AssertBreak(RT_SUCCESS(rc) || rc == VERR_TIMEOUT || rc == VERR_INTERRUPTED);
4743 if (pThread->enmState != PDMTHREADSTATE_RUNNING)
4744 {
4745 LogFlow(("vmsvgaR3FifoLoop: thread state %x\n", pThread->enmState));
4746 break;
4747 }
4748 }
4749 else
4750 rc = VINF_SUCCESS;
4751 fBadOrDisabledFifo = ASMAtomicReadBool(&pThis->svga.fBadGuest);
4752 if (rc == VERR_TIMEOUT)
4753 {
4754 if (!vmsvgaR3FifoHasWork(pThisCC, pThis->svga.uLastCursorUpdateCount))
4755 {
4756 cMsSleep = RT_MIN(cMsSleep + cMsIncSleep, cMsMaxSleep);
4757 continue;
4758 }
4759 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoTodoTimeout);
4760
4761 Log(("vmsvgaR3FifoLoop: timeout\n"));
4762 }
4763 else if (vmsvgaR3FifoHasWork(pThisCC, pThis->svga.uLastCursorUpdateCount))
4764 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoTodoWoken);
4765 cMsSleep = cMsMinSleep;
4766
4767 Log(("vmsvgaR3FifoLoop: enabled=%d configured=%d busy=%d\n", pThis->svga.fEnabled, pThis->svga.fConfigured, pFIFO[SVGA_FIFO_BUSY]));
4768 Log(("vmsvgaR3FifoLoop: min %x max %x\n", pFIFO[SVGA_FIFO_MIN], pFIFO[SVGA_FIFO_MAX]));
4769 Log(("vmsvgaR3FifoLoop: next %x stop %x\n", pFIFO[SVGA_FIFO_NEXT_CMD], pFIFO[SVGA_FIFO_STOP]));
4770
4771 /*
4772 * Handle external commands (currently only reset).
4773 */
4774 if (pThis->svga.u8FIFOExtCommand != VMSVGA_FIFO_EXTCMD_NONE)
4775 {
4776 vmsvgaR3FifoHandleExtCmd(pDevIns, pThis, pThisCC);
4777 continue;
4778 }
4779
4780 /*
4781 * If guest misbehaves, then do nothing.
4782 */
4783 if (ASMAtomicReadBool(&pThis->svga.fBadGuest))
4784 {
4785 vmsvgaR3FifoSetNotBusy(pDevIns, pThis, pThisCC, pSVGAState, pFIFO[SVGA_FIFO_MIN]);
4786 cMsSleep = cMsExtendedSleep;
4787 LogRelMax(1, ("VMSVGA: FIFO processing stopped because of the guest misbehavior\n"));
4788 continue;
4789 }
4790
4791 /*
4792 * The device must be enabled and configured.
4793 */
4794 if ( !pThis->svga.fEnabled
4795 || !pThis->svga.fConfigured)
4796 {
4797 vmsvgaR3FifoSetNotBusy(pDevIns, pThis, pThisCC, pSVGAState, pFIFO[SVGA_FIFO_MIN]);
4798 fBadOrDisabledFifo = true;
4799 cMsSleep = cMsMaxSleep; /* cheat */
4800 continue;
4801 }
4802
4803 /*
4804 * Get and check the min/max values. We ASSUME that they will remain
4805 * unchanged while we process requests. A further ASSUMPTION is that
4806 * the guest won't mess with SVGA_FIFO_NEXT_CMD while we're busy, so
4807 * we don't read it back while in the loop.
4808 */
4809 uint32_t const offFifoMin = pFIFO[SVGA_FIFO_MIN];
4810 uint32_t const offFifoMax = pFIFO[SVGA_FIFO_MAX];
4811 uint32_t offCurrentCmd = pFIFO[SVGA_FIFO_STOP];
4812 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
4813 if (RT_UNLIKELY( !VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_STOP, offFifoMin)
4814 || offFifoMax <= offFifoMin
4815 || offFifoMax > pThis->svga.cbFIFO
4816 || (offFifoMax & 3) != 0
4817 || (offFifoMin & 3) != 0
4818 || offCurrentCmd < offFifoMin
4819 || offCurrentCmd > offFifoMax))
4820 {
4821 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoErrors);
4822 LogRelMax(8, ("vmsvgaR3FifoLoop: Bad fifo: min=%#x stop=%#x max=%#x\n", offFifoMin, offCurrentCmd, offFifoMax));
4823 vmsvgaR3FifoSetNotBusy(pDevIns, pThis, pThisCC, pSVGAState, offFifoMin);
4824 fBadOrDisabledFifo = true;
4825 continue;
4826 }
4827 RT_UNTRUSTED_VALIDATED_FENCE();
4828 if (RT_UNLIKELY(offCurrentCmd & 3))
4829 {
4830 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoErrors);
4831 LogRelMax(8, ("vmsvgaR3FifoLoop: Misaligned offCurrentCmd=%#x?\n", offCurrentCmd));
4832 offCurrentCmd &= ~UINT32_C(3);
4833 }
4834
4835 /*
4836 * Update the cursor position before we start on the FIFO commands.
4837 */
4838 /** @todo do we need to check whether the guest disabled the SVGA_FIFO_CAP_CURSOR_BYPASS_3 capability here? */
4839 if (VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_CURSOR_LAST_UPDATED, offFifoMin))
4840 {
4841 uint32_t const uCursorUpdateCount = pFIFO[SVGA_FIFO_CURSOR_COUNT];
4842 if (uCursorUpdateCount == pThis->svga.uLastCursorUpdateCount)
4843 { /* halfways likely */ }
4844 else
4845 {
4846 uint32_t const uNewCount = vmsvgaR3FifoUpdateCursor(pThisCC, pSVGAState, pFIFO, offFifoMin, uCursorUpdateCount,
4847 &xLastCursor, &yLastCursor, &fLastCursorVisible);
4848 ASMAtomicWriteU32(&pThis->svga.uLastCursorUpdateCount, uNewCount);
4849 }
4850 }
4851
4852 /*
4853 * Mark the FIFO as busy.
4854 */
4855 ASMAtomicWriteU32(&pThis->svga.fBusy, VMSVGA_BUSY_F_FIFO); // Clears VMSVGA_BUSY_F_EMT_FORCE!
4856 if (VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_BUSY, offFifoMin))
4857 ASMAtomicWriteU32(&pFIFO[SVGA_FIFO_BUSY], true);
4858
4859 /*
4860 * Process all submitted command buffers.
4861 */
4862 vmsvgaR3CmdBufProcessBuffers(pDevIns, pThis, pThisCC, pThread);
4863
4864 /*
4865 * Execute all queued FIFO commands.
4866 * Quit if pending external command or changes in the thread state.
4867 */
4868 bool fDone = false;
4869 while ( !(fDone = (pFIFO[SVGA_FIFO_NEXT_CMD] == offCurrentCmd))
4870 && pThread->enmState == PDMTHREADSTATE_RUNNING)
4871 {
4872 uint32_t cbPayload = 0;
4873 uint32_t u32IrqStatus = 0;
4874
4875 Assert(offCurrentCmd < offFifoMax && offCurrentCmd >= offFifoMin);
4876
4877 /* First check any pending actions. */
4878 vmsvgaR3FifoPendingActions(pDevIns, pThis, pThisCC);
4879
4880 /* Check for pending external commands (reset). */
4881 if (pThis->svga.u8FIFOExtCommand != VMSVGA_FIFO_EXTCMD_NONE)
4882 break;
4883
4884 /*
4885 * Process the command.
4886 */
4887 /* 'enmCmdId' is actually a SVGAFifoCmdId. It is treated as uint32_t in order to avoid a compiler
4888 * warning. Because we implement some obsolete and deprecated commands, which are not included in
4889 * the SVGAFifoCmdId enum in the VMSVGA headers anymore.
4890 */
4891 uint32_t const enmCmdId = pFIFO[offCurrentCmd / sizeof(uint32_t)];
4892 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
4893 LogFlow(("vmsvgaR3FifoLoop: FIFO command (iCmd=0x%x) %s %d\n",
4894 offCurrentCmd / sizeof(uint32_t), vmsvgaR3FifoCmdToString(enmCmdId), enmCmdId));
4895 switch (enmCmdId)
4896 {
4897 case SVGA_CMD_INVALID_CMD:
4898 /* Nothing to do. */
4899 STAM_REL_COUNTER_INC(&pSVGAState->StatR3CmdInvalidCmd);
4900 break;
4901
4902 case SVGA_CMD_FENCE:
4903 {
4904 SVGAFifoCmdFence *pCmdFence;
4905 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmdFence, SVGAFifoCmdFence, sizeof(*pCmdFence));
4906 STAM_REL_COUNTER_INC(&pSVGAState->StatR3CmdFence);
4907 if (VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_FENCE, offFifoMin))
4908 {
4909 Log(("vmsvgaR3FifoLoop: SVGA_CMD_FENCE %#x\n", pCmdFence->fence));
4910 pFIFO[SVGA_FIFO_FENCE] = pCmdFence->fence;
4911
4912 if (pThis->svga.u32IrqMask & SVGA_IRQFLAG_ANY_FENCE)
4913 {
4914 Log(("vmsvgaR3FifoLoop: any fence irq\n"));
4915 u32IrqStatus |= SVGA_IRQFLAG_ANY_FENCE;
4916 }
4917 else
4918 if ( VMSVGA_IS_VALID_FIFO_REG(SVGA_FIFO_FENCE_GOAL, offFifoMin)
4919 && (pThis->svga.u32IrqMask & SVGA_IRQFLAG_FENCE_GOAL)
4920 && pFIFO[SVGA_FIFO_FENCE_GOAL] == pCmdFence->fence)
4921 {
4922 Log(("vmsvgaR3FifoLoop: fence goal reached irq (fence=%#x)\n", pCmdFence->fence));
4923 u32IrqStatus |= SVGA_IRQFLAG_FENCE_GOAL;
4924 }
4925 }
4926 else
4927 Log(("SVGA_CMD_FENCE is bogus when offFifoMin is %#x!\n", offFifoMin));
4928 break;
4929 }
4930
4931 case SVGA_CMD_UPDATE:
4932 {
4933 SVGAFifoCmdUpdate *pCmd;
4934 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdUpdate, sizeof(*pCmd));
4935 vmsvgaR3CmdUpdate(pThis, pThisCC, pCmd);
4936 break;
4937 }
4938
4939 case SVGA_CMD_UPDATE_VERBOSE:
4940 {
4941 SVGAFifoCmdUpdateVerbose *pCmd;
4942 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdUpdateVerbose, sizeof(*pCmd));
4943 vmsvgaR3CmdUpdateVerbose(pThis, pThisCC, pCmd);
4944 break;
4945 }
4946
4947 case SVGA_CMD_DEFINE_CURSOR:
4948 {
4949 /* Followed by bitmap data. */
4950 SVGAFifoCmdDefineCursor *pCmd;
4951 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineCursor, sizeof(*pCmd));
4952
4953 /* Figure out the size of the bitmap data. */
4954 ASSERT_GUEST_BREAK(pCmd->height < 2048 && pCmd->width < 2048);
4955 ASSERT_GUEST_BREAK(pCmd->andMaskDepth <= 32);
4956 ASSERT_GUEST_BREAK(pCmd->xorMaskDepth <= 32);
4957 RT_UNTRUSTED_VALIDATED_FENCE();
4958
4959 uint32_t const cbAndLine = RT_ALIGN_32(pCmd->width * (pCmd->andMaskDepth + (pCmd->andMaskDepth == 15)), 32) / 8;
4960 uint32_t const cbAndMask = cbAndLine * pCmd->height;
4961 uint32_t const cbXorLine = RT_ALIGN_32(pCmd->width * (pCmd->xorMaskDepth + (pCmd->xorMaskDepth == 15)), 32) / 8;
4962 uint32_t const cbXorMask = cbXorLine * pCmd->height;
4963
4964 uint32_t const cbCmd = sizeof(SVGAFifoCmdDefineCursor) + cbAndMask + cbXorMask;
4965 VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineCursor, cbCmd);
4966 vmsvgaR3CmdDefineCursor(pThis, pThisCC, pCmd);
4967 break;
4968 }
4969
4970 case SVGA_CMD_DEFINE_ALPHA_CURSOR:
4971 {
4972 /* Followed by bitmap data. */
4973 SVGAFifoCmdDefineAlphaCursor *pCmd;
4974 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineAlphaCursor, sizeof(*pCmd));
4975
4976 /* Figure out the size of the bitmap data. */
4977 ASSERT_GUEST_BREAK(pCmd->height < 2048 && pCmd->width < 2048);
4978
4979 uint32_t const cbCmd = sizeof(SVGAFifoCmdDefineAlphaCursor) + pCmd->width * pCmd->height * sizeof(uint32_t) /* 32-bit BRGA format */;
4980 VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineAlphaCursor, cbCmd);
4981 vmsvgaR3CmdDefineAlphaCursor(pThis, pThisCC, pCmd);
4982 break;
4983 }
4984
4985 case SVGA_CMD_MOVE_CURSOR:
4986 {
4987 /* Deprecated; there should be no driver which *requires* this command. However, if
4988 * we do ecncounter this command, it might be useful to not get the FIFO completely out of
4989 * alignment.
4990 * May be issued by guest if SVGA_CAP_CURSOR_BYPASS is missing.
4991 */
4992 SVGAFifoCmdMoveCursor *pCmd;
4993 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdMoveCursor, sizeof(*pCmd));
4994 vmsvgaR3CmdMoveCursor(pThis, pThisCC, pCmd);
4995 break;
4996 }
4997
4998 case SVGA_CMD_DISPLAY_CURSOR:
4999 {
5000 /* Deprecated; there should be no driver which *requires* this command. However, if
5001 * we do ecncounter this command, it might be useful to not get the FIFO completely out of
5002 * alignment.
5003 * May be issued by guest if SVGA_CAP_CURSOR_BYPASS is missing.
5004 */
5005 SVGAFifoCmdDisplayCursor *pCmd;
5006 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDisplayCursor, sizeof(*pCmd));
5007 vmsvgaR3CmdDisplayCursor(pThis, pThisCC, pCmd);
5008 break;
5009 }
5010
5011 case SVGA_CMD_RECT_FILL:
5012 {
5013 SVGAFifoCmdRectFill *pCmd;
5014 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdRectFill, sizeof(*pCmd));
5015 vmsvgaR3CmdRectFill(pThis, pThisCC, pCmd);
5016 break;
5017 }
5018
5019 case SVGA_CMD_RECT_COPY:
5020 {
5021 SVGAFifoCmdRectCopy *pCmd;
5022 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdRectCopy, sizeof(*pCmd));
5023 vmsvgaR3CmdRectCopy(pThis, pThisCC, pCmd);
5024 break;
5025 }
5026
5027 case SVGA_CMD_RECT_ROP_COPY:
5028 {
5029 SVGAFifoCmdRectRopCopy *pCmd;
5030 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdRectRopCopy, sizeof(*pCmd));
5031 vmsvgaR3CmdRectRopCopy(pThis, pThisCC, pCmd);
5032 break;
5033 }
5034
5035 case SVGA_CMD_ESCAPE:
5036 {
5037 /* Followed by 'size' bytes of data. */
5038 SVGAFifoCmdEscape *pCmd;
5039 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdEscape, sizeof(*pCmd));
5040
5041 ASSERT_GUEST_BREAK(pCmd->size < pThis->svga.cbFIFO - sizeof(SVGAFifoCmdEscape));
5042 RT_UNTRUSTED_VALIDATED_FENCE();
5043
5044 uint32_t const cbCmd = sizeof(SVGAFifoCmdEscape) + pCmd->size;
5045 VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdEscape, cbCmd);
5046 vmsvgaR3CmdEscape(pThis, pThisCC, pCmd);
5047 break;
5048 }
5049# ifdef VBOX_WITH_VMSVGA3D
5050 case SVGA_CMD_DEFINE_GMR2:
5051 {
5052 SVGAFifoCmdDefineGMR2 *pCmd;
5053 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineGMR2, sizeof(*pCmd));
5054 vmsvgaR3CmdDefineGMR2(pThis, pThisCC, pCmd);
5055 break;
5056 }
5057
5058 case SVGA_CMD_REMAP_GMR2:
5059 {
5060 /* Followed by page descriptors or guest ptr. */
5061 SVGAFifoCmdRemapGMR2 *pCmd;
5062 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdRemapGMR2, sizeof(*pCmd));
5063
5064 /* Calculate the size of what comes after next and fetch it. */
5065 uint32_t cbCmd = sizeof(SVGAFifoCmdRemapGMR2);
5066 if (pCmd->flags & SVGA_REMAP_GMR2_VIA_GMR)
5067 cbCmd += sizeof(SVGAGuestPtr);
5068 else
5069 {
5070 uint32_t const cbPageDesc = (pCmd->flags & SVGA_REMAP_GMR2_PPN64) ? sizeof(uint64_t) : sizeof(uint32_t);
5071 if (pCmd->flags & SVGA_REMAP_GMR2_SINGLE_PPN)
5072 {
5073 cbCmd += cbPageDesc;
5074 pCmd->numPages = 1;
5075 }
5076 else
5077 {
5078 ASSERT_GUEST_BREAK(pCmd->numPages <= pThis->svga.cbFIFO / cbPageDesc);
5079 cbCmd += cbPageDesc * pCmd->numPages;
5080 }
5081 }
5082 VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdRemapGMR2, cbCmd);
5083 vmsvgaR3CmdRemapGMR2(pThis, pThisCC, pCmd);
5084# ifdef DEBUG_GMR_ACCESS
5085 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3RegisterGmr, 2, pDevIns, pCmd->gmrId);
5086# endif
5087 break;
5088 }
5089# endif // VBOX_WITH_VMSVGA3D
5090 case SVGA_CMD_DEFINE_SCREEN:
5091 {
5092 /* The size of this command is specified by the guest and depends on capabilities. */
5093 Assert(pFIFO[SVGA_FIFO_CAPABILITIES] & SVGA_FIFO_CAP_SCREEN_OBJECT_2);
5094
5095 SVGAFifoCmdDefineScreen *pCmd;
5096 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineScreen, sizeof(pCmd->screen.structSize));
5097 AssertBreak(pCmd->screen.structSize < pThis->svga.cbFIFO);
5098 RT_UNTRUSTED_VALIDATED_FENCE();
5099
5100 RT_BZERO(&pCmd->screen.id, sizeof(*pCmd) - RT_OFFSETOF(SVGAFifoCmdDefineScreen, screen.id));
5101 VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineScreen, RT_MAX(sizeof(pCmd->screen.structSize), pCmd->screen.structSize));
5102 vmsvgaR3CmdDefineScreen(pThis, pThisCC, pCmd);
5103 break;
5104 }
5105
5106 case SVGA_CMD_DESTROY_SCREEN:
5107 {
5108 SVGAFifoCmdDestroyScreen *pCmd;
5109 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDestroyScreen, sizeof(*pCmd));
5110 vmsvgaR3CmdDestroyScreen(pThis, pThisCC, pCmd);
5111 break;
5112 }
5113
5114 case SVGA_CMD_DEFINE_GMRFB:
5115 {
5116 SVGAFifoCmdDefineGMRFB *pCmd;
5117 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdDefineGMRFB, sizeof(*pCmd));
5118 vmsvgaR3CmdDefineGMRFB(pThis, pThisCC, pCmd);
5119 break;
5120 }
5121
5122 case SVGA_CMD_BLIT_GMRFB_TO_SCREEN:
5123 {
5124 SVGAFifoCmdBlitGMRFBToScreen *pCmd;
5125 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdBlitGMRFBToScreen, sizeof(*pCmd));
5126 vmsvgaR3CmdBlitGMRFBToScreen(pThis, pThisCC, pCmd);
5127 break;
5128 }
5129
5130 case SVGA_CMD_BLIT_SCREEN_TO_GMRFB:
5131 {
5132 SVGAFifoCmdBlitScreenToGMRFB *pCmd;
5133 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdBlitScreenToGMRFB, sizeof(*pCmd));
5134 vmsvgaR3CmdBlitScreenToGMRFB(pThis, pThisCC, pCmd);
5135 break;
5136 }
5137
5138 case SVGA_CMD_ANNOTATION_FILL:
5139 {
5140 SVGAFifoCmdAnnotationFill *pCmd;
5141 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdAnnotationFill, sizeof(*pCmd));
5142 vmsvgaR3CmdAnnotationFill(pThis, pThisCC, pCmd);
5143 break;
5144 }
5145
5146 case SVGA_CMD_ANNOTATION_COPY:
5147 {
5148 SVGAFifoCmdAnnotationCopy *pCmd;
5149 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pCmd, SVGAFifoCmdAnnotationCopy, sizeof(*pCmd));
5150 vmsvgaR3CmdAnnotationCopy(pThis, pThisCC, pCmd);
5151 break;
5152 }
5153
5154 default:
5155# ifdef VBOX_WITH_VMSVGA3D
5156 if ( (int)enmCmdId >= SVGA_3D_CMD_BASE
5157 && (int)enmCmdId < SVGA_3D_CMD_MAX)
5158 {
5159 RT_UNTRUSTED_VALIDATED_FENCE();
5160
5161 /* All 3d commands start with a common header, which defines the identifier and the size
5162 * of the command. The identifier has been already read from FIFO. Fetch the size.
5163 */
5164 uint32_t *pcbCmd;
5165 VMSVGAFIFO_GET_CMD_BUFFER_BREAK(pcbCmd, uint32_t, sizeof(*pcbCmd));
5166 uint32_t const cbCmd = *pcbCmd;
5167 AssertBreak(cbCmd < pThis->svga.cbFIFO);
5168 uint32_t *pu32Cmd;
5169 VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK(pu32Cmd, uint32_t, sizeof(*pcbCmd) + cbCmd);
5170 pu32Cmd++; /* Skip the command size. */
5171
5172 if (RT_LIKELY(pThis->svga.f3DEnabled))
5173 { /* likely */ }
5174 else
5175 {
5176 LogRelMax(8, ("VMSVGA: 3D disabled, command %d skipped\n", enmCmdId));
5177 break;
5178 }
5179
5180 vmsvgaR3Process3dCmd(pThis, pThisCC, SVGA3D_INVALID_ID, (SVGAFifo3dCmdId)enmCmdId, cbCmd, pu32Cmd);
5181 }
5182 else
5183# endif // VBOX_WITH_VMSVGA3D
5184 {
5185 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoUnkCmds);
5186 AssertMsgFailed(("enmCmdId=%d\n", enmCmdId));
5187 LogRelMax(16, ("VMSVGA: unsupported command %d\n", enmCmdId));
5188 }
5189 }
5190
5191 /* Go to the next slot */
5192 Assert(cbPayload + sizeof(uint32_t) <= offFifoMax - offFifoMin);
5193 offCurrentCmd += RT_ALIGN_32(cbPayload + sizeof(uint32_t), sizeof(uint32_t));
5194 if (offCurrentCmd >= offFifoMax)
5195 {
5196 offCurrentCmd -= offFifoMax - offFifoMin;
5197 Assert(offCurrentCmd >= offFifoMin);
5198 Assert(offCurrentCmd < offFifoMax);
5199 }
5200 ASMAtomicWriteU32(&pFIFO[SVGA_FIFO_STOP], offCurrentCmd);
5201 STAM_REL_COUNTER_INC(&pSVGAState->StatFifoCommands);
5202
5203 /*
5204 * Raise IRQ if required. Must enter the critical section here
5205 * before making final decisions here, otherwise cubebench and
5206 * others may end up waiting forever.
5207 */
5208 if ( u32IrqStatus
5209 || (pThis->svga.u32IrqMask & SVGA_IRQFLAG_FIFO_PROGRESS))
5210 {
5211 int const rcLock = PDMDevHlpCritSectEnter(pDevIns, &pThis->CritSect, VERR_IGNORED);
5212 PDM_CRITSECT_RELEASE_ASSERT_RC_DEV(pDevIns, &pThis->CritSect, rcLock);
5213
5214 /* FIFO progress might trigger an interrupt. */
5215 if (pThis->svga.u32IrqMask & SVGA_IRQFLAG_FIFO_PROGRESS)
5216 {
5217 Log(("vmsvgaR3FifoLoop: fifo progress irq\n"));
5218 u32IrqStatus |= SVGA_IRQFLAG_FIFO_PROGRESS;
5219 }
5220
5221 /* Unmasked IRQ pending? */
5222 if (pThis->svga.u32IrqMask & u32IrqStatus)
5223 {
5224 Log(("vmsvgaR3FifoLoop: Trigger interrupt with status %x\n", u32IrqStatus));
5225 ASMAtomicOrU32(&pThis->svga.u32IrqStatus, u32IrqStatus);
5226 PDMDevHlpPCISetIrq(pDevIns, 0, 1);
5227 }
5228
5229 PDMDevHlpCritSectLeave(pDevIns, &pThis->CritSect);
5230 }
5231 }
5232
5233 /* If really done, clear the busy flag. */
5234 if (fDone)
5235 {
5236 Log(("vmsvgaR3FifoLoop: emptied the FIFO next=%x stop=%x\n", pFIFO[SVGA_FIFO_NEXT_CMD], offCurrentCmd));
5237 vmsvgaR3FifoSetNotBusy(pDevIns, pThis, pThisCC, pSVGAState, offFifoMin);
5238 }
5239 }
5240
5241 /*
5242 * Free the bounce buffer. (There are no returns above!)
5243 */
5244 RTMemFree(pbBounceBuf);
5245
5246 return VINF_SUCCESS;
5247}
5248
5249#undef VMSVGAFIFO_GET_MORE_CMD_BUFFER_BREAK
5250#undef VMSVGAFIFO_GET_CMD_BUFFER_BREAK
5251
5252/**
5253 * @callback_method_impl{PFNPDMTHREADWAKEUPDEV,
5254 * Unblock the FIFO I/O thread so it can respond to a state change.}
5255 */
5256static DECLCALLBACK(int) vmsvgaR3FifoLoopWakeUp(PPDMDEVINS pDevIns, PPDMTHREAD pThread)
5257{
5258 RT_NOREF(pDevIns);
5259 PVGASTATE pThis = (PVGASTATE)pThread->pvUser;
5260 Log(("vmsvgaR3FifoLoopWakeUp\n"));
5261 return PDMDevHlpSUPSemEventSignal(pDevIns, pThis->svga.hFIFORequestSem);
5262}
5263
5264/**
5265 * Enables or disables dirty page tracking for the framebuffer
5266 *
5267 * @param pDevIns The device instance.
5268 * @param pThis The shared VGA/VMSVGA instance data.
5269 * @param fTraces Enable/disable traces
5270 */
5271static void vmsvgaR3SetTraces(PPDMDEVINS pDevIns, PVGASTATE pThis, bool fTraces)
5272{
5273 if ( (!pThis->svga.fConfigured || !pThis->svga.fEnabled)
5274 && !fTraces)
5275 {
5276 //Assert(pThis->svga.fTraces);
5277 Log(("vmsvgaR3SetTraces: *not* allowed to disable dirty page tracking when the device is in legacy mode.\n"));
5278 return;
5279 }
5280
5281 pThis->svga.fTraces = fTraces;
5282 if (pThis->svga.fTraces)
5283 {
5284 unsigned cbFrameBuffer = pThis->vram_size;
5285
5286 Log(("vmsvgaR3SetTraces: enable dirty page handling for the frame buffer only (%x bytes)\n", 0));
5287 /** @todo How does this work with screens? */
5288 if (pThis->svga.uHeight != VMSVGA_VAL_UNINITIALIZED)
5289 {
5290# ifndef DEBUG_bird /* BB-10.3.1 triggers this as it initializes everything to zero. Better just ignore it. */
5291 Assert(pThis->svga.cbScanline);
5292# endif
5293 /* Hardware enabled; return real framebuffer size .*/
5294 cbFrameBuffer = (uint32_t)pThis->svga.uHeight * pThis->svga.cbScanline;
5295 cbFrameBuffer = RT_ALIGN(cbFrameBuffer, GUEST_PAGE_SIZE);
5296 }
5297
5298 if (!pThis->svga.fVRAMTracking)
5299 {
5300 Log(("vmsvgaR3SetTraces: enable frame buffer dirty page tracking. (%x bytes; vram %x)\n", cbFrameBuffer, pThis->vram_size));
5301 vgaR3RegisterVRAMHandler(pDevIns, pThis, cbFrameBuffer);
5302 pThis->svga.fVRAMTracking = true;
5303 }
5304 }
5305 else
5306 {
5307 if (pThis->svga.fVRAMTracking)
5308 {
5309 Log(("vmsvgaR3SetTraces: disable frame buffer dirty page tracking\n"));
5310 vgaR3UnregisterVRAMHandler(pDevIns, pThis);
5311 pThis->svga.fVRAMTracking = false;
5312 }
5313 }
5314}
5315
5316/**
5317 * @callback_method_impl{FNPCIIOREGIONMAP}
5318 */
5319DECLCALLBACK(int) vmsvgaR3PciIORegionFifoMapUnmap(PPDMDEVINS pDevIns, PPDMPCIDEV pPciDev, uint32_t iRegion,
5320 RTGCPHYS GCPhysAddress, RTGCPHYS cb, PCIADDRESSSPACE enmType)
5321{
5322 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
5323 int rc;
5324 RT_NOREF(pPciDev);
5325 Assert(pPciDev == pDevIns->apPciDevs[0]);
5326
5327 Log(("vmsvgaR3PciIORegionFifoMapUnmap: iRegion=%d GCPhysAddress=%RGp cb=%RGp enmType=%d\n", iRegion, GCPhysAddress, cb, enmType));
5328 AssertReturn( iRegion == pThis->pciRegions.iFIFO
5329 && ( enmType == PCI_ADDRESS_SPACE_MEM
5330 || (enmType == PCI_ADDRESS_SPACE_MEM_PREFETCH /* got wrong in 6.1.0RC1 */ && pThis->fStateLoaded))
5331 , VERR_INTERNAL_ERROR);
5332 if (GCPhysAddress != NIL_RTGCPHYS)
5333 {
5334 /*
5335 * Mapping the FIFO RAM.
5336 */
5337 AssertLogRelMsg(cb == pThis->svga.cbFIFO, ("cb=%#RGp cbFIFO=%#x\n", cb, pThis->svga.cbFIFO));
5338 rc = PDMDevHlpMmio2Map(pDevIns, pThis->hMmio2VmSvgaFifo, GCPhysAddress);
5339 AssertRC(rc);
5340
5341# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
5342 if (RT_SUCCESS(rc))
5343 {
5344 rc = PDMDevHlpPGMHandlerPhysicalRegister(pDevIns, GCPhysAddress,
5345# ifdef DEBUG_FIFO_ACCESS
5346 GCPhysAddress + (pThis->svga.cbFIFO - 1),
5347# else
5348 GCPhysAddress + GUEST_PAGE_SIZE - 1,
5349# endif
5350 pThis->svga.hFifoAccessHandlerType, pThis, NIL_RTR0PTR, NIL_RTRCPTR,
5351 "VMSVGA FIFO");
5352 AssertRC(rc);
5353 }
5354# endif
5355 if (RT_SUCCESS(rc))
5356 {
5357 pThis->svga.GCPhysFIFO = GCPhysAddress;
5358 Log(("vmsvgaR3IORegionMap: GCPhysFIFO=%RGp cbFIFO=%#x\n", GCPhysAddress, pThis->svga.cbFIFO));
5359 }
5360 rc = VINF_PCI_MAPPING_DONE; /* caller only cares about this status, so it is okay that we overwrite errors here. */
5361 }
5362 else
5363 {
5364 Assert(pThis->svga.GCPhysFIFO);
5365# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
5366 rc = PDMDevHlpPGMHandlerPhysicalDeregister(pDevIns, pThis->svga.GCPhysFIFO);
5367 AssertRC(rc);
5368# else
5369 rc = VINF_SUCCESS;
5370# endif
5371 pThis->svga.GCPhysFIFO = 0;
5372 }
5373 return rc;
5374}
5375
5376# ifdef VBOX_WITH_VMSVGA3D
5377
5378/**
5379 * Used by vmsvga3dInfoSurfaceWorker to make the FIFO thread to save one or all
5380 * surfaces to VMSVGA3DMIPMAPLEVEL::pSurfaceData heap buffers.
5381 *
5382 * @param pDevIns The device instance.
5383 * @param pThis The The shared VGA/VMSVGA instance data.
5384 * @param pThisCC The VGA/VMSVGA state for ring-3.
5385 * @param sid Either UINT32_MAX or the ID of a specific surface. If
5386 * UINT32_MAX is used, all surfaces are processed.
5387 */
5388void vmsvgaR33dSurfaceUpdateHeapBuffersOnFifoThread(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, uint32_t sid)
5389{
5390 vmsvgaR3RunExtCmdOnFifoThread(pDevIns, pThis, pThisCC, VMSVGA_FIFO_EXTCMD_UPDATE_SURFACE_HEAP_BUFFERS, (void *)(uintptr_t)sid,
5391 sid == UINT32_MAX ? 10 * RT_MS_1SEC : RT_MS_1MIN);
5392}
5393
5394
5395/**
5396 * @callback_method_impl{FNDBGFHANDLERDEV, "vmsvga3dsfc"}
5397 */
5398DECLCALLBACK(void) vmsvgaR3Info3dSurface(PPDMDEVINS pDevIns, PCDBGFINFOHLP pHlp, const char *pszArgs)
5399{
5400 /* There might be a specific surface ID at the start of the
5401 arguments, if not show all surfaces. */
5402 uint32_t sid = UINT32_MAX;
5403 if (pszArgs)
5404 pszArgs = RTStrStripL(pszArgs);
5405 if (pszArgs && RT_C_IS_DIGIT(*pszArgs))
5406 sid = RTStrToUInt32(pszArgs);
5407
5408 /* Verbose or terse display, we default to verbose. */
5409 bool fVerbose = true;
5410 if (RTStrIStr(pszArgs, "terse"))
5411 fVerbose = false;
5412
5413 /* The size of the ascii art (x direction, y is 3/4 of x). */
5414 uint32_t cxAscii = 80;
5415 if (RTStrIStr(pszArgs, "gigantic"))
5416 cxAscii = 300;
5417 else if (RTStrIStr(pszArgs, "huge"))
5418 cxAscii = 180;
5419 else if (RTStrIStr(pszArgs, "big"))
5420 cxAscii = 132;
5421 else if (RTStrIStr(pszArgs, "normal"))
5422 cxAscii = 80;
5423 else if (RTStrIStr(pszArgs, "medium"))
5424 cxAscii = 64;
5425 else if (RTStrIStr(pszArgs, "small"))
5426 cxAscii = 48;
5427 else if (RTStrIStr(pszArgs, "tiny"))
5428 cxAscii = 24;
5429
5430 /* Y invert the image when producing the ASCII art. */
5431 bool fInvY = false;
5432 if (RTStrIStr(pszArgs, "invy"))
5433 fInvY = true;
5434
5435 vmsvga3dInfoSurfaceWorker(pDevIns, PDMDEVINS_2_DATA(pDevIns, PVGASTATE), PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC),
5436 pHlp, sid, fVerbose, cxAscii, fInvY, NULL);
5437}
5438
5439
5440/**
5441 * @callback_method_impl{FNDBGFHANDLERDEV, "vmsvga3dsurf"}
5442 */
5443DECLCALLBACK(void) vmsvgaR3Info3dSurfaceBmp(PPDMDEVINS pDevIns, PCDBGFINFOHLP pHlp, const char *pszArgs)
5444{
5445 /* pszArg = "sid[>dir]"
5446 * Writes %dir%/info-S-sidI.bmp, where S - sequential bitmap number, I - decimal surface id.
5447 */
5448 char *pszBitmapPath = NULL;
5449 uint32_t sid = UINT32_MAX;
5450 if (pszArgs)
5451 pszArgs = RTStrStripL(pszArgs);
5452 if (pszArgs && RT_C_IS_DIGIT(*pszArgs))
5453 RTStrToUInt32Ex(pszArgs, &pszBitmapPath, 0, &sid);
5454 if ( pszBitmapPath
5455 && *pszBitmapPath == '>')
5456 ++pszBitmapPath;
5457
5458 const bool fVerbose = true;
5459 const uint32_t cxAscii = 0; /* No ASCII */
5460 const bool fInvY = false; /* Do not invert. */
5461 vmsvga3dInfoSurfaceWorker(pDevIns, PDMDEVINS_2_DATA(pDevIns, PVGASTATE), PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC),
5462 pHlp, sid, fVerbose, cxAscii, fInvY, pszBitmapPath);
5463}
5464
5465/**
5466 * @callback_method_impl{FNDBGFHANDLERDEV, "vmsvga3dctx"}
5467 */
5468DECLCALLBACK(void) vmsvgaR3Info3dContext(PPDMDEVINS pDevIns, PCDBGFINFOHLP pHlp, const char *pszArgs)
5469{
5470 /* There might be a specific surface ID at the start of the
5471 arguments, if not show all contexts. */
5472 uint32_t sid = UINT32_MAX;
5473 if (pszArgs)
5474 pszArgs = RTStrStripL(pszArgs);
5475 if (pszArgs && RT_C_IS_DIGIT(*pszArgs))
5476 sid = RTStrToUInt32(pszArgs);
5477
5478 /* Verbose or terse display, we default to verbose. */
5479 bool fVerbose = true;
5480 if (RTStrIStr(pszArgs, "terse"))
5481 fVerbose = false;
5482
5483 vmsvga3dInfoContextWorker(PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC), pHlp, sid, fVerbose);
5484}
5485# endif /* VBOX_WITH_VMSVGA3D */
5486
5487/**
5488 * @callback_method_impl{FNDBGFHANDLERDEV, "vmsvga"}
5489 */
5490static DECLCALLBACK(void) vmsvgaR3Info(PPDMDEVINS pDevIns, PCDBGFINFOHLP pHlp, const char *pszArgs)
5491{
5492 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
5493 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
5494 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
5495 uint32_t RT_UNTRUSTED_VOLATILE_GUEST *pFIFO = pThisCC->svga.pau32FIFO;
5496 RT_NOREF(pszArgs);
5497
5498 pHlp->pfnPrintf(pHlp, "Extension enabled: %RTbool\n", pThis->svga.fEnabled);
5499 pHlp->pfnPrintf(pHlp, "Configured: %RTbool\n", pThis->svga.fConfigured);
5500 pHlp->pfnPrintf(pHlp, "Base I/O port: %#x\n",
5501 pThis->hIoPortVmSvga != NIL_IOMIOPORTHANDLE
5502 ? PDMDevHlpIoPortGetMappingAddress(pDevIns, pThis->hIoPortVmSvga) : UINT32_MAX);
5503 pHlp->pfnPrintf(pHlp, "FIFO address: %RGp\n", pThis->svga.GCPhysFIFO);
5504 pHlp->pfnPrintf(pHlp, "FIFO size: %u (%#x)\n", pThis->svga.cbFIFO, pThis->svga.cbFIFO);
5505 pHlp->pfnPrintf(pHlp, "FIFO external cmd: %#x\n", pThis->svga.u8FIFOExtCommand);
5506 pHlp->pfnPrintf(pHlp, "FIFO extcmd wakeup: %u\n", pThis->svga.fFifoExtCommandWakeup);
5507 pHlp->pfnPrintf(pHlp, "FIFO min/max: %u/%u\n", pFIFO[SVGA_FIFO_MIN], pFIFO[SVGA_FIFO_MAX]);
5508 pHlp->pfnPrintf(pHlp, "Busy: %#x\n", pThis->svga.fBusy);
5509 pHlp->pfnPrintf(pHlp, "Traces: %RTbool (effective: %RTbool)\n", pThis->svga.fTraces, pThis->svga.fVRAMTracking);
5510 pHlp->pfnPrintf(pHlp, "Guest ID: %#x (%d)\n", pThis->svga.u32GuestId, pThis->svga.u32GuestId);
5511 pHlp->pfnPrintf(pHlp, "IRQ status: %#x\n", pThis->svga.u32IrqStatus);
5512 pHlp->pfnPrintf(pHlp, "IRQ mask: %#x\n", pThis->svga.u32IrqMask);
5513 pHlp->pfnPrintf(pHlp, "Pitch lock: %#x (FIFO:%#x)\n", pThis->svga.u32PitchLock, pFIFO[SVGA_FIFO_PITCHLOCK]);
5514 pHlp->pfnPrintf(pHlp, "Current GMR ID: %#x\n", pThis->svga.u32CurrentGMRId);
5515 pHlp->pfnPrintf(pHlp, "Device Capabilites: %#x\n", pThis->svga.u32DeviceCaps);
5516 pHlp->pfnPrintf(pHlp, "Device Cap2: %#x\n", pThis->svga.u32DeviceCaps2);
5517 pHlp->pfnPrintf(pHlp, "Guest driver id: %#x\n", pThis->svga.u32GuestDriverId);
5518 pHlp->pfnPrintf(pHlp, "Guest driver ver1: %#x\n", pThis->svga.u32GuestDriverVer1);
5519 pHlp->pfnPrintf(pHlp, "Guest driver ver2: %#x\n", pThis->svga.u32GuestDriverVer2);
5520 pHlp->pfnPrintf(pHlp, "Guest driver ver3: %#x\n", pThis->svga.u32GuestDriverVer3);
5521 pHlp->pfnPrintf(pHlp, "Index reg: %#x\n", pThis->svga.u32IndexReg);
5522 pHlp->pfnPrintf(pHlp, "Action flags: %#x\n", pThis->svga.u32ActionFlags);
5523 pHlp->pfnPrintf(pHlp, "Max display size: %ux%u\n", pThis->svga.u32MaxWidth, pThis->svga.u32MaxHeight);
5524 pHlp->pfnPrintf(pHlp, "Display size: %ux%u %ubpp\n", pThis->svga.uWidth, pThis->svga.uHeight, pThis->svga.uBpp);
5525 pHlp->pfnPrintf(pHlp, "Scanline: %u (%#x)\n", pThis->svga.cbScanline, pThis->svga.cbScanline);
5526 pHlp->pfnPrintf(pHlp, "Viewport position: %ux%u\n", pThis->svga.viewport.x, pThis->svga.viewport.y);
5527 pHlp->pfnPrintf(pHlp, "Viewport size: %ux%u\n", pThis->svga.viewport.cx, pThis->svga.viewport.cy);
5528
5529 pHlp->pfnPrintf(pHlp, "Cursor active: %RTbool\n", pSVGAState->Cursor.fActive);
5530 pHlp->pfnPrintf(pHlp, "Cursor hotspot: %ux%u\n", pSVGAState->Cursor.xHotspot, pSVGAState->Cursor.yHotspot);
5531 pHlp->pfnPrintf(pHlp, "Cursor size: %ux%u\n", pSVGAState->Cursor.width, pSVGAState->Cursor.height);
5532 pHlp->pfnPrintf(pHlp, "Cursor byte size: %u (%#x)\n", pSVGAState->Cursor.cbData, pSVGAState->Cursor.cbData);
5533
5534 pHlp->pfnPrintf(pHlp, "FIFO cursor: state %u, screen %d\n", pFIFO[SVGA_FIFO_CURSOR_ON], pFIFO[SVGA_FIFO_CURSOR_SCREEN_ID]);
5535 pHlp->pfnPrintf(pHlp, "FIFO cursor at: %u,%u\n", pFIFO[SVGA_FIFO_CURSOR_X], pFIFO[SVGA_FIFO_CURSOR_Y]);
5536
5537 pHlp->pfnPrintf(pHlp, "Legacy cursor: ID %u, state %u\n", pThis->svga.uCursorID, pThis->svga.uCursorOn);
5538 pHlp->pfnPrintf(pHlp, "Legacy cursor at: %u,%u\n", pThis->svga.uCursorX, pThis->svga.uCursorY);
5539
5540# ifdef VBOX_WITH_VMSVGA3D
5541 pHlp->pfnPrintf(pHlp, "3D enabled: %RTbool\n", pThis->svga.f3DEnabled);
5542# endif
5543 if (pThisCC->pDrv)
5544 {
5545 pHlp->pfnPrintf(pHlp, "Driver mode: %ux%u %ubpp\n", pThisCC->pDrv->cx, pThisCC->pDrv->cy, pThisCC->pDrv->cBits);
5546 pHlp->pfnPrintf(pHlp, "Driver pitch: %u (%#x)\n", pThisCC->pDrv->cbScanline, pThisCC->pDrv->cbScanline);
5547 }
5548
5549 /* Dump screen information. */
5550 for (unsigned iScreen = 0; iScreen < RT_ELEMENTS(pSVGAState->aScreens); ++iScreen)
5551 {
5552 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, iScreen);
5553 if (pScreen)
5554 {
5555 pHlp->pfnPrintf(pHlp, "Screen %u defined (ID %u):\n", iScreen, pScreen->idScreen);
5556 pHlp->pfnPrintf(pHlp, " %u x %u x %ubpp @ %u, %u\n", pScreen->cWidth, pScreen->cHeight,
5557 pScreen->cBpp, pScreen->xOrigin, pScreen->yOrigin);
5558 pHlp->pfnPrintf(pHlp, " Pitch %u bytes, VRAM offset %X\n", pScreen->cbPitch, pScreen->offVRAM);
5559 pHlp->pfnPrintf(pHlp, " Flags %X", pScreen->fuScreen);
5560 if (pScreen->fuScreen != SVGA_SCREEN_MUST_BE_SET)
5561 {
5562 pHlp->pfnPrintf(pHlp, " (");
5563 if (pScreen->fuScreen & SVGA_SCREEN_IS_PRIMARY)
5564 pHlp->pfnPrintf(pHlp, " IS_PRIMARY");
5565 if (pScreen->fuScreen & SVGA_SCREEN_FULLSCREEN_HINT)
5566 pHlp->pfnPrintf(pHlp, " FULLSCREEN_HINT");
5567 if (pScreen->fuScreen & SVGA_SCREEN_DEACTIVATE)
5568 pHlp->pfnPrintf(pHlp, " DEACTIVATE");
5569 if (pScreen->fuScreen & SVGA_SCREEN_BLANKING)
5570 pHlp->pfnPrintf(pHlp, " BLANKING");
5571 pHlp->pfnPrintf(pHlp, " )");
5572 }
5573 pHlp->pfnPrintf(pHlp, ", %smodified\n", pScreen->fModified ? "" : "not ");
5574 }
5575 }
5576
5577}
5578
5579static int vmsvgaR3LoadBufCtx(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, PSSMHANDLE pSSM, PVMSVGACMDBUFCTX pBufCtx, SVGACBContext CBCtx)
5580{
5581 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
5582 PVMSVGAR3STATE pSvgaR3State = pThisCC->svga.pSvgaR3State;
5583
5584 uint32_t cSubmitted;
5585 int rc = pHlp->pfnSSMGetU32(pSSM, &cSubmitted);
5586 AssertLogRelRCReturn(rc, rc);
5587
5588 for (uint32_t i = 0; i < cSubmitted; ++i)
5589 {
5590 PVMSVGACMDBUF pCmdBuf = vmsvgaR3CmdBufAlloc(pBufCtx);
5591 AssertPtrReturn(pCmdBuf, VERR_NO_MEMORY);
5592
5593 pHlp->pfnSSMGetGCPhys(pSSM, &pCmdBuf->GCPhysCB);
5594
5595 uint32_t u32;
5596 rc = pHlp->pfnSSMGetU32(pSSM, &u32);
5597 AssertRCReturn(rc, rc);
5598 AssertReturn(u32 == sizeof(SVGACBHeader), VERR_INVALID_STATE);
5599 pHlp->pfnSSMGetMem(pSSM, &pCmdBuf->hdr, sizeof(SVGACBHeader));
5600
5601 rc = pHlp->pfnSSMGetU32(pSSM, &u32);
5602 AssertRCReturn(rc, rc);
5603 AssertReturn(u32 == pCmdBuf->hdr.length, VERR_INVALID_STATE);
5604
5605 if (pCmdBuf->hdr.length)
5606 {
5607 pCmdBuf->pvCommands = RTMemAlloc(pCmdBuf->hdr.length);
5608 AssertPtrReturn(pCmdBuf->pvCommands, VERR_NO_MEMORY);
5609
5610 rc = pHlp->pfnSSMGetMem(pSSM, pCmdBuf->pvCommands, pCmdBuf->hdr.length);
5611 AssertRCReturn(rc, rc);
5612 }
5613
5614 if (RT_LIKELY(CBCtx < RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs)))
5615 {
5616 vmsvgaR3CmdBufSubmitCtx(pDevIns, pThis, pThisCC, &pCmdBuf);
5617 }
5618 else
5619 {
5620 uint32_t offNextCmd = 0;
5621 vmsvgaR3CmdBufSubmitDC(pDevIns, pThisCC, &pCmdBuf, &offNextCmd);
5622 }
5623
5624 /* Free the buffer if CmdBufSubmit* did not consume it. */
5625 vmsvgaR3CmdBufFree(pCmdBuf);
5626 }
5627 return rc;
5628}
5629
5630static int vmsvgaR3LoadCommandBuffers(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, PSSMHANDLE pSSM)
5631{
5632 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
5633 PVMSVGAR3STATE pSvgaR3State = pThisCC->svga.pSvgaR3State;
5634
5635 bool f;
5636 uint32_t u32;
5637
5638 /* Device context command buffers. */
5639 int rc = vmsvgaR3LoadBufCtx(pDevIns, pThis, pThisCC, pSSM, &pSvgaR3State->CmdBufCtxDC, SVGA_CB_CONTEXT_MAX);
5640 AssertLogRelRCReturn(rc, rc);
5641
5642 /* DX contexts command buffers. */
5643 uint32_t cBufCtx;
5644 rc = pHlp->pfnSSMGetU32(pSSM, &cBufCtx);
5645 AssertLogRelRCReturn(rc, rc);
5646 AssertReturn(cBufCtx == RT_ELEMENTS(pSvgaR3State->apCmdBufCtxs), VERR_INVALID_STATE);
5647 for (uint32_t j = 0; j < cBufCtx; ++j)
5648 {
5649 rc = pHlp->pfnSSMGetBool(pSSM, &f);
5650 AssertLogRelRCReturn(rc, rc);
5651 if (f)
5652 {
5653 pSvgaR3State->apCmdBufCtxs[j] = (PVMSVGACMDBUFCTX)RTMemAlloc(sizeof(VMSVGACMDBUFCTX));
5654 AssertPtrReturn(pSvgaR3State->apCmdBufCtxs[j], VERR_NO_MEMORY);
5655 vmsvgaR3CmdBufCtxInit(pSvgaR3State->apCmdBufCtxs[j]);
5656
5657 rc = vmsvgaR3LoadBufCtx(pDevIns, pThis, pThisCC, pSSM, pSvgaR3State->apCmdBufCtxs[j], (SVGACBContext)j);
5658 AssertLogRelRCReturn(rc, rc);
5659 }
5660 }
5661
5662 rc = pHlp->pfnSSMGetU32(pSSM, &u32);
5663 pSvgaR3State->fCmdBuf = u32;
5664 return rc;
5665}
5666
5667static int vmsvgaR3LoadGbo(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, VMSVGAGBO *pGbo)
5668{
5669 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
5670
5671 int rc;
5672 pHlp->pfnSSMGetU32(pSSM, &pGbo->fGboFlags);
5673 pHlp->pfnSSMGetU32(pSSM, &pGbo->cTotalPages);
5674 pHlp->pfnSSMGetU32(pSSM, &pGbo->cbTotal);
5675 rc = pHlp->pfnSSMGetU32(pSSM, &pGbo->cDescriptors);
5676 AssertRCReturn(rc, rc);
5677
5678 if (pGbo->cDescriptors)
5679 {
5680 pGbo->paDescriptors = (PVMSVGAGBODESCRIPTOR)RTMemAllocZ(pGbo->cDescriptors * sizeof(VMSVGAGBODESCRIPTOR));
5681 AssertPtrReturn(pGbo->paDescriptors, VERR_NO_MEMORY);
5682 }
5683
5684 for (uint32_t iDesc = 0; iDesc < pGbo->cDescriptors; ++iDesc)
5685 {
5686 PVMSVGAGBODESCRIPTOR pDesc = &pGbo->paDescriptors[iDesc];
5687 pHlp->pfnSSMGetGCPhys(pSSM, &pDesc->GCPhys);
5688 rc = pHlp->pfnSSMGetU64(pSSM, &pDesc->cPages);
5689 }
5690
5691 if (pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED)
5692 {
5693 pGbo->pvHost = RTMemAlloc(pGbo->cbTotal);
5694 AssertPtrReturn(pGbo->pvHost, VERR_NO_MEMORY);
5695 rc = pHlp->pfnSSMGetMem(pSSM, pGbo->pvHost, pGbo->cbTotal);
5696 }
5697
5698 return rc;
5699}
5700
5701/**
5702 * Portion of VMSVGA state which must be loaded oin the FIFO thread.
5703 */
5704static int vmsvgaR3LoadExecFifo(PCPDMDEVHLPR3 pHlp, PVGASTATE pThis, PVGASTATECC pThisCC,
5705 PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
5706{
5707 RT_NOREF(uPass);
5708
5709 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
5710 int rc;
5711
5712 if (uVersion >= VGA_SAVEDSTATE_VERSION_VMSVGA_SCREENS)
5713 {
5714 uint32_t cScreens = 0;
5715 rc = pHlp->pfnSSMGetU32(pSSM, &cScreens);
5716 AssertRCReturn(rc, rc);
5717 AssertLogRelMsgReturn(cScreens <= _64K, /* big enough */
5718 ("cScreens=%#x\n", cScreens),
5719 VERR_SSM_DATA_UNIT_FORMAT_CHANGED);
5720
5721 for (uint32_t i = 0; i < cScreens; ++i)
5722 {
5723 VMSVGASCREENOBJECT screen;
5724 RT_ZERO(screen);
5725
5726 rc = pHlp->pfnSSMGetStructEx(pSSM, &screen, sizeof(screen), 0, g_aVMSVGASCREENOBJECTFields, NULL);
5727 AssertLogRelRCReturn(rc, rc);
5728
5729 if (screen.idScreen < RT_ELEMENTS(pSVGAState->aScreens))
5730 {
5731 VMSVGASCREENOBJECT *pScreen = &pSVGAState->aScreens[screen.idScreen];
5732 *pScreen = screen;
5733 pScreen->fModified = true;
5734
5735 if (uVersion >= VGA_SAVEDSTATE_VERSION_VMSVGA_DX)
5736 {
5737 uint32_t u32;
5738 pHlp->pfnSSMGetU32(pSSM, &u32); /* Size of screen bitmap. */
5739 AssertLogRelRCReturn(rc, rc);
5740 if (u32)
5741 {
5742 pScreen->pvScreenBitmap = RTMemAlloc(u32);
5743 AssertPtrReturn(pScreen->pvScreenBitmap, VERR_NO_MEMORY);
5744
5745 pHlp->pfnSSMGetMem(pSSM, pScreen->pvScreenBitmap, u32);
5746 }
5747 }
5748 }
5749 else
5750 {
5751 LogRel(("VGA: ignored screen object %d\n", screen.idScreen));
5752 }
5753 }
5754 }
5755 else
5756 {
5757 /* Try to setup at least the first screen. */
5758 VMSVGASCREENOBJECT *pScreen = &pSVGAState->aScreens[0];
5759 pScreen->fDefined = true;
5760 pScreen->fModified = true;
5761 pScreen->fuScreen = SVGA_SCREEN_MUST_BE_SET | SVGA_SCREEN_IS_PRIMARY;
5762 pScreen->idScreen = 0;
5763 pScreen->xOrigin = 0;
5764 pScreen->yOrigin = 0;
5765 pScreen->offVRAM = pThis->svga.uScreenOffset;
5766 pScreen->cbPitch = pThis->svga.cbScanline;
5767 pScreen->cWidth = pThis->svga.uWidth;
5768 pScreen->cHeight = pThis->svga.uHeight;
5769 pScreen->cBpp = pThis->svga.uBpp;
5770 }
5771
5772 return VINF_SUCCESS;
5773}
5774
5775/**
5776 * @copydoc FNSSMDEVLOADEXEC
5777 */
5778int vmsvgaR3LoadExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
5779{
5780 RT_NOREF(uPass);
5781 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
5782 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
5783 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
5784 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
5785 int rc;
5786
5787 /* Load our part of the VGAState */
5788 rc = pHlp->pfnSSMGetStructEx(pSSM, &pThis->svga, sizeof(pThis->svga), 0, g_aVGAStateSVGAFields, NULL);
5789 AssertRCReturn(rc, rc);
5790
5791 /* Load the VGA framebuffer. */
5792 AssertCompile(VMSVGA_VGA_FB_BACKUP_SIZE >= _32K);
5793 uint32_t cbVgaFramebuffer = _32K;
5794 if (uVersion >= VGA_SAVEDSTATE_VERSION_VMSVGA_VGA_FB_FIX)
5795 {
5796 rc = pHlp->pfnSSMGetU32(pSSM, &cbVgaFramebuffer);
5797 AssertRCReturn(rc, rc);
5798 AssertLogRelMsgReturn(cbVgaFramebuffer <= _4M && cbVgaFramebuffer >= _32K && RT_IS_POWER_OF_TWO(cbVgaFramebuffer),
5799 ("cbVgaFramebuffer=%#x - expected 32KB..4MB, power of two\n", cbVgaFramebuffer),
5800 VERR_SSM_DATA_UNIT_FORMAT_CHANGED);
5801 AssertCompile(VMSVGA_VGA_FB_BACKUP_SIZE <= _4M);
5802 AssertCompile(RT_IS_POWER_OF_TWO(VMSVGA_VGA_FB_BACKUP_SIZE));
5803 }
5804 rc = pHlp->pfnSSMGetMem(pSSM, pThisCC->svga.pbVgaFrameBufferR3, RT_MIN(cbVgaFramebuffer, VMSVGA_VGA_FB_BACKUP_SIZE));
5805 AssertRCReturn(rc, rc);
5806 if (cbVgaFramebuffer > VMSVGA_VGA_FB_BACKUP_SIZE)
5807 pHlp->pfnSSMSkip(pSSM, cbVgaFramebuffer - VMSVGA_VGA_FB_BACKUP_SIZE);
5808 else if (cbVgaFramebuffer < VMSVGA_VGA_FB_BACKUP_SIZE)
5809 RT_BZERO(&pThisCC->svga.pbVgaFrameBufferR3[cbVgaFramebuffer], VMSVGA_VGA_FB_BACKUP_SIZE - cbVgaFramebuffer);
5810
5811 /* Load the VMSVGA state. */
5812 rc = pHlp->pfnSSMGetStructEx(pSSM, pSVGAState, sizeof(*pSVGAState), 0, g_aVMSVGAR3STATEFields, NULL);
5813 AssertRCReturn(rc, rc);
5814
5815 /* Load the active cursor bitmaps. */
5816 if (pSVGAState->Cursor.fActive)
5817 {
5818 pSVGAState->Cursor.pData = RTMemAlloc(pSVGAState->Cursor.cbData);
5819 AssertReturn(pSVGAState->Cursor.pData, VERR_NO_MEMORY);
5820
5821 rc = pHlp->pfnSSMGetMem(pSSM, pSVGAState->Cursor.pData, pSVGAState->Cursor.cbData);
5822 AssertRCReturn(rc, rc);
5823 }
5824
5825 /* Load the GMR state. */
5826 uint32_t cGMR = 256; /* Hardcoded in previous saved state versions. */
5827 if (uVersion >= VGA_SAVEDSTATE_VERSION_VMSVGA_GMR_COUNT)
5828 {
5829 rc = pHlp->pfnSSMGetU32(pSSM, &cGMR);
5830 AssertRCReturn(rc, rc);
5831 /* Numbers of GMRs was never less than 256. 1MB is a large arbitrary limit. */
5832 AssertLogRelMsgReturn(cGMR <= _1M && cGMR >= 256,
5833 ("cGMR=%#x - expected 256B..1MB\n", cGMR),
5834 VERR_SSM_DATA_UNIT_FORMAT_CHANGED);
5835 }
5836
5837 if (pThis->svga.cGMR != cGMR)
5838 {
5839 /* Reallocate GMR array. */
5840 Assert(pSVGAState->paGMR != NULL);
5841 RTMemFree(pSVGAState->paGMR);
5842 pSVGAState->paGMR = (PGMR)RTMemAllocZ(cGMR * sizeof(GMR));
5843 AssertReturn(pSVGAState->paGMR, VERR_NO_MEMORY);
5844 pThis->svga.cGMR = cGMR;
5845 }
5846
5847 for (uint32_t i = 0; i < cGMR; ++i)
5848 {
5849 PGMR pGMR = &pSVGAState->paGMR[i];
5850
5851 rc = pHlp->pfnSSMGetStructEx(pSSM, pGMR, sizeof(*pGMR), 0, g_aGMRFields, NULL);
5852 AssertRCReturn(rc, rc);
5853
5854 if (pGMR->numDescriptors)
5855 {
5856 Assert(pGMR->cMaxPages || pGMR->cbTotal);
5857 pGMR->paDesc = (PVMSVGAGMRDESCRIPTOR)RTMemAllocZ(pGMR->numDescriptors * sizeof(VMSVGAGMRDESCRIPTOR));
5858 AssertReturn(pGMR->paDesc, VERR_NO_MEMORY);
5859
5860 for (uint32_t j = 0; j < pGMR->numDescriptors; ++j)
5861 {
5862 rc = pHlp->pfnSSMGetStructEx(pSSM, &pGMR->paDesc[j], sizeof(pGMR->paDesc[j]), 0, g_aVMSVGAGMRDESCRIPTORFields, NULL);
5863 AssertRCReturn(rc, rc);
5864 }
5865 }
5866 }
5867
5868 if (uVersion >= VGA_SAVEDSTATE_VERSION_VMSVGA_DX)
5869 {
5870 bool f;
5871 uint32_t u32;
5872
5873 if (uVersion >= VGA_SAVEDSTATE_VERSION_VMSVGA_DX_CMDBUF)
5874 {
5875 /* Command buffers are saved independently from VGPU10. */
5876 rc = pHlp->pfnSSMGetBool(pSSM, &f);
5877 AssertLogRelRCReturn(rc, rc);
5878 if (f)
5879 {
5880 rc = vmsvgaR3LoadCommandBuffers(pDevIns, pThis, pThisCC, pSSM);
5881 AssertLogRelRCReturn(rc, rc);
5882 }
5883 }
5884
5885 rc = pHlp->pfnSSMGetBool(pSSM, &f);
5886 AssertLogRelRCReturn(rc, rc);
5887 pThis->fVMSVGA10 = f;
5888
5889 if (pThis->fVMSVGA10)
5890 {
5891 if (uVersion < VGA_SAVEDSTATE_VERSION_VMSVGA_DX_CMDBUF)
5892 {
5893 rc = vmsvgaR3LoadCommandBuffers(pDevIns, pThis, pThisCC, pSSM);
5894 AssertLogRelRCReturn(rc, rc);
5895 }
5896
5897 /*
5898 * OTables GBOs.
5899 */
5900 rc = pHlp->pfnSSMGetU32(pSSM, &u32);
5901 AssertLogRelRCReturn(rc, rc);
5902 AssertReturn(u32 == SVGA_OTABLE_MAX, VERR_INVALID_STATE);
5903 for (int i = 0; i < SVGA_OTABLE_MAX; ++i)
5904 {
5905 VMSVGAGBO *pGbo = &pSVGAState->aGboOTables[i];
5906 rc = vmsvgaR3LoadGbo(pDevIns, pSSM, pGbo);
5907 AssertRCReturn(rc, rc);
5908 }
5909
5910 /*
5911 * MOBs.
5912 */
5913 for (;;)
5914 {
5915 rc = pHlp->pfnSSMGetU32(pSSM, &u32); /* MOB id. */
5916 AssertRCReturn(rc, rc);
5917 if (u32 == SVGA_ID_INVALID)
5918 break;
5919
5920 PVMSVGAMOB pMob = (PVMSVGAMOB)RTMemAllocZ(sizeof(*pMob));
5921 AssertPtrReturn(pMob, VERR_NO_MEMORY);
5922
5923 rc = vmsvgaR3LoadGbo(pDevIns, pSSM, &pMob->Gbo);
5924 AssertRCReturn(rc, rc);
5925
5926 pMob->Core.Key = u32;
5927 if (RTAvlU32Insert(&pSVGAState->MOBTree, &pMob->Core))
5928 RTListPrepend(&pSVGAState->MOBLRUList, &pMob->nodeLRU);
5929 else
5930 AssertFailedReturn(VERR_NO_MEMORY);
5931 }
5932
5933# ifdef VMSVGA3D_DX
5934 if (pThis->svga.f3DEnabled)
5935 {
5936 pHlp->pfnSSMGetU32(pSSM, &pSVGAState->idDXContextCurrent);
5937 }
5938# endif
5939 }
5940 }
5941
5942# ifdef RT_OS_DARWIN /** @todo r=bird: this is normally done on the EMT, so for DARWIN we do that when loading saved state too now. See DevVGA-SVGA3d-shared.h. */
5943 vmsvgaR3PowerOnDevice(pDevIns, pThis, pThisCC, /*fLoadState=*/ true);
5944# endif
5945
5946 VMSVGA_STATE_LOAD LoadState;
5947 LoadState.pSSM = pSSM;
5948 LoadState.uVersion = uVersion;
5949 LoadState.uPass = uPass;
5950 rc = vmsvgaR3RunExtCmdOnFifoThread(pDevIns, pThis, pThisCC, VMSVGA_FIFO_EXTCMD_LOADSTATE, &LoadState, RT_INDEFINITE_WAIT);
5951 AssertLogRelRCReturn(rc, rc);
5952
5953 return VINF_SUCCESS;
5954}
5955
5956/**
5957 * Reinit the video mode after the state has been loaded.
5958 */
5959int vmsvgaR3LoadDone(PPDMDEVINS pDevIns)
5960{
5961 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
5962 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
5963 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
5964
5965 /* VMSVGA is working via VBVA interface, therefore it needs to be
5966 * enabled on saved state restore. See @bugref{10071#c7}. */
5967 if (pThis->svga.fEnabled)
5968 {
5969 for (uint32_t idScreen = 0; idScreen < pThis->cMonitors; ++idScreen)
5970 pThisCC->pDrv->pfnVBVAEnable(pThisCC->pDrv, idScreen, NULL /*pHostFlags*/);
5971 }
5972
5973 /* Set the active cursor. */
5974 if (pSVGAState->Cursor.fActive)
5975 {
5976 /* We don't store the alpha flag, but we can take a guess that if
5977 * the old register interface was used, the cursor was B&W.
5978 */
5979 bool fAlpha = pThis->svga.uCursorOn ? false : true;
5980
5981 int rc = pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv,
5982 true /*fVisible*/,
5983 fAlpha,
5984 pSVGAState->Cursor.xHotspot,
5985 pSVGAState->Cursor.yHotspot,
5986 pSVGAState->Cursor.width,
5987 pSVGAState->Cursor.height,
5988 pSVGAState->Cursor.pData);
5989 AssertRC(rc);
5990
5991 if (pThis->svga.uCursorOn)
5992 pThisCC->pDrv->pfnVBVAReportCursorPosition(pThisCC->pDrv, VBVA_CURSOR_VALID_DATA, SVGA_ID_INVALID, pThis->svga.uCursorX, pThis->svga.uCursorY);
5993 }
5994
5995 /* If the VRAM handler should not be registered, we have to explicitly
5996 * unregister it here!
5997 */
5998 if (!pThis->svga.fVRAMTracking)
5999 {
6000 vgaR3UnregisterVRAMHandler(pDevIns, pThis);
6001 }
6002
6003 /* Let the FIFO thread deal with changing the mode. */
6004 ASMAtomicOrU32(&pThis->svga.u32ActionFlags, VMSVGA_ACTION_CHANGEMODE);
6005
6006 return VINF_SUCCESS;
6007}
6008
6009static int vmsvgaR3SaveBufCtx(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, PVMSVGACMDBUFCTX pBufCtx)
6010{
6011 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
6012
6013 int rc = pHlp->pfnSSMPutU32(pSSM, pBufCtx->cSubmitted);
6014 AssertLogRelRCReturn(rc, rc);
6015 if (pBufCtx->cSubmitted)
6016 {
6017 PVMSVGACMDBUF pIter;
6018 RTListForEach(&pBufCtx->listSubmitted, pIter, VMSVGACMDBUF, nodeBuffer)
6019 {
6020 pHlp->pfnSSMPutGCPhys(pSSM, pIter->GCPhysCB);
6021 pHlp->pfnSSMPutU32(pSSM, sizeof(SVGACBHeader));
6022 pHlp->pfnSSMPutMem(pSSM, &pIter->hdr, sizeof(SVGACBHeader));
6023 pHlp->pfnSSMPutU32(pSSM, pIter->hdr.length);
6024 if (pIter->hdr.length)
6025 rc = pHlp->pfnSSMPutMem(pSSM, pIter->pvCommands, pIter->hdr.length);
6026 AssertLogRelRCReturn(rc, rc);
6027 }
6028 }
6029 return rc;
6030}
6031
6032static int vmsvgaR3SaveGbo(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, VMSVGAGBO *pGbo)
6033{
6034 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
6035
6036 int rc;
6037 pHlp->pfnSSMPutU32(pSSM, pGbo->fGboFlags);
6038 pHlp->pfnSSMPutU32(pSSM, pGbo->cTotalPages);
6039 pHlp->pfnSSMPutU32(pSSM, pGbo->cbTotal);
6040 rc = pHlp->pfnSSMPutU32(pSSM, pGbo->cDescriptors);
6041 for (uint32_t iDesc = 0; iDesc < pGbo->cDescriptors; ++iDesc)
6042 {
6043 PVMSVGAGBODESCRIPTOR pDesc = &pGbo->paDescriptors[iDesc];
6044 pHlp->pfnSSMPutGCPhys(pSSM, pDesc->GCPhys);
6045 rc = pHlp->pfnSSMPutU64(pSSM, pDesc->cPages);
6046 }
6047 if (pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED)
6048 rc = pHlp->pfnSSMPutMem(pSSM, pGbo->pvHost, pGbo->cbTotal);
6049 return rc;
6050}
6051
6052/**
6053 * Portion of SVGA state which must be saved in the FIFO thread.
6054 */
6055static int vmsvgaR3SaveExecFifo(PCPDMDEVHLPR3 pHlp, PVGASTATECC pThisCC, PSSMHANDLE pSSM)
6056{
6057 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
6058 int rc;
6059
6060 /* Save the screen objects. */
6061 /* Count defined screen object. */
6062 uint32_t cScreens = 0;
6063 for (uint32_t i = 0; i < RT_ELEMENTS(pSVGAState->aScreens); ++i)
6064 {
6065 if (pSVGAState->aScreens[i].fDefined)
6066 ++cScreens;
6067 }
6068
6069 rc = pHlp->pfnSSMPutU32(pSSM, cScreens);
6070 AssertLogRelRCReturn(rc, rc);
6071
6072 for (uint32_t i = 0; i < RT_ELEMENTS(pSVGAState->aScreens); ++i)
6073 {
6074 VMSVGASCREENOBJECT *pScreen = &pSVGAState->aScreens[i];
6075 if (!pScreen->fDefined)
6076 continue;
6077
6078 rc = pHlp->pfnSSMPutStructEx(pSSM, pScreen, sizeof(*pScreen), 0, g_aVMSVGASCREENOBJECTFields, NULL);
6079 AssertLogRelRCReturn(rc, rc);
6080
6081 /*
6082 * VGA_SAVEDSTATE_VERSION_VMSVGA_DX
6083 */
6084 if (pScreen->pvScreenBitmap)
6085 {
6086 uint32_t const cbScreenBitmap = pScreen->cHeight * pScreen->cbPitch;
6087 pHlp->pfnSSMPutU32(pSSM, cbScreenBitmap);
6088 pHlp->pfnSSMPutMem(pSSM, pScreen->pvScreenBitmap, cbScreenBitmap);
6089 }
6090 else
6091 pHlp->pfnSSMPutU32(pSSM, 0);
6092 }
6093 return VINF_SUCCESS;
6094}
6095
6096/**
6097 * @copydoc FNSSMDEVSAVEEXEC
6098 */
6099int vmsvgaR3SaveExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM)
6100{
6101 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
6102 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
6103 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
6104 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
6105 int rc;
6106
6107 /* Save our part of the VGAState */
6108 rc = pHlp->pfnSSMPutStructEx(pSSM, &pThis->svga, sizeof(pThis->svga), 0, g_aVGAStateSVGAFields, NULL);
6109 AssertLogRelRCReturn(rc, rc);
6110
6111 /* Save the framebuffer backup. */
6112 rc = pHlp->pfnSSMPutU32(pSSM, VMSVGA_VGA_FB_BACKUP_SIZE);
6113 rc = pHlp->pfnSSMPutMem(pSSM, pThisCC->svga.pbVgaFrameBufferR3, VMSVGA_VGA_FB_BACKUP_SIZE);
6114 AssertLogRelRCReturn(rc, rc);
6115
6116 /* Save the VMSVGA state. */
6117 rc = pHlp->pfnSSMPutStructEx(pSSM, pSVGAState, sizeof(*pSVGAState), 0, g_aVMSVGAR3STATEFields, NULL);
6118 AssertLogRelRCReturn(rc, rc);
6119
6120 /* Save the active cursor bitmaps. */
6121 if (pSVGAState->Cursor.fActive)
6122 {
6123 rc = pHlp->pfnSSMPutMem(pSSM, pSVGAState->Cursor.pData, pSVGAState->Cursor.cbData);
6124 AssertLogRelRCReturn(rc, rc);
6125 }
6126
6127 /* Save the GMR state */
6128 rc = pHlp->pfnSSMPutU32(pSSM, pThis->svga.cGMR);
6129 AssertLogRelRCReturn(rc, rc);
6130 for (uint32_t i = 0; i < pThis->svga.cGMR; ++i)
6131 {
6132 PGMR pGMR = &pSVGAState->paGMR[i];
6133
6134 rc = pHlp->pfnSSMPutStructEx(pSSM, pGMR, sizeof(*pGMR), 0, g_aGMRFields, NULL);
6135 AssertLogRelRCReturn(rc, rc);
6136
6137 for (uint32_t j = 0; j < pGMR->numDescriptors; ++j)
6138 {
6139 rc = pHlp->pfnSSMPutStructEx(pSSM, &pGMR->paDesc[j], sizeof(pGMR->paDesc[j]), 0, g_aVMSVGAGMRDESCRIPTORFields, NULL);
6140 AssertLogRelRCReturn(rc, rc);
6141 }
6142 }
6143
6144 /*
6145 * VGA_SAVEDSTATE_VERSION_VMSVGA_DX+
6146 */
6147 if (pThis->svga.u32DeviceCaps & SVGA_CAP_COMMAND_BUFFERS)
6148 {
6149 rc = pHlp->pfnSSMPutBool(pSSM, true);
6150 AssertLogRelRCReturn(rc, rc);
6151
6152 /* Device context command buffers. */
6153 rc = vmsvgaR3SaveBufCtx(pDevIns, pSSM, &pSVGAState->CmdBufCtxDC);
6154 AssertRCReturn(rc, rc);
6155
6156 /* DX contexts command buffers. */
6157 rc = pHlp->pfnSSMPutU32(pSSM, RT_ELEMENTS(pSVGAState->apCmdBufCtxs));
6158 AssertLogRelRCReturn(rc, rc);
6159 for (unsigned i = 0; i < RT_ELEMENTS(pSVGAState->apCmdBufCtxs); ++i)
6160 {
6161 if (pSVGAState->apCmdBufCtxs[i])
6162 {
6163 pHlp->pfnSSMPutBool(pSSM, true);
6164 rc = vmsvgaR3SaveBufCtx(pDevIns, pSSM, pSVGAState->apCmdBufCtxs[i]);
6165 AssertRCReturn(rc, rc);
6166 }
6167 else
6168 pHlp->pfnSSMPutBool(pSSM, false);
6169 }
6170
6171 rc = pHlp->pfnSSMPutU32(pSSM, pSVGAState->fCmdBuf);
6172 AssertRCReturn(rc, rc);
6173 }
6174 else
6175 {
6176 rc = pHlp->pfnSSMPutBool(pSSM, false);
6177 AssertLogRelRCReturn(rc, rc);
6178 }
6179
6180 rc = pHlp->pfnSSMPutBool(pSSM, pThis->fVMSVGA10);
6181 AssertLogRelRCReturn(rc, rc);
6182
6183 if (pThis->fVMSVGA10)
6184 {
6185 /*
6186 * OTables GBOs.
6187 */
6188 pHlp->pfnSSMPutU32(pSSM, SVGA_OTABLE_MAX);
6189 for (int i = 0; i < SVGA_OTABLE_MAX; ++i)
6190 {
6191 VMSVGAGBO *pGbo = &pSVGAState->aGboOTables[i];
6192 rc = vmsvgaR3SaveGbo(pDevIns, pSSM, pGbo);
6193 AssertRCReturn(rc, rc);
6194 }
6195
6196 /*
6197 * MOBs.
6198 */
6199 PVMSVGAMOB pIter;
6200 RTListForEach(&pSVGAState->MOBLRUList, pIter, VMSVGAMOB, nodeLRU)
6201 {
6202 pHlp->pfnSSMPutU32(pSSM, pIter->Core.Key); /* MOB id. */
6203 rc = vmsvgaR3SaveGbo(pDevIns, pSSM, &pIter->Gbo);
6204 AssertRCReturn(rc, rc);
6205 }
6206
6207 pHlp->pfnSSMPutU32(pSSM, SVGA_ID_INVALID); /* End marker. */
6208
6209# ifdef VMSVGA3D_DX
6210 if (pThis->svga.f3DEnabled)
6211 {
6212 pHlp->pfnSSMPutU32(pSSM, pSVGAState->idDXContextCurrent);
6213 }
6214# endif
6215 }
6216
6217 /*
6218 * Must save some state (3D in particular) in the FIFO thread.
6219 */
6220 rc = vmsvgaR3RunExtCmdOnFifoThread(pDevIns, pThis, pThisCC, VMSVGA_FIFO_EXTCMD_SAVESTATE, pSSM, RT_INDEFINITE_WAIT);
6221 AssertLogRelRCReturn(rc, rc);
6222
6223 return VINF_SUCCESS;
6224}
6225
6226/**
6227 * Destructor for PVMSVGAR3STATE structure. The structure is not deallocated.
6228 *
6229 * @param pThis The shared VGA/VMSVGA instance data.
6230 * @param pThisCC The device context.
6231 */
6232static void vmsvgaR3StateTerm(PVGASTATE pThis, PVGASTATECC pThisCC)
6233{
6234 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
6235
6236# ifndef VMSVGA_USE_EMT_HALT_CODE
6237 if (pSVGAState->hBusyDelayedEmts != NIL_RTSEMEVENTMULTI)
6238 {
6239 RTSemEventMultiDestroy(pSVGAState->hBusyDelayedEmts);
6240 pSVGAState->hBusyDelayedEmts = NIL_RTSEMEVENT;
6241 }
6242# endif
6243
6244 if (pSVGAState->Cursor.fActive)
6245 {
6246 RTMemFreeZ(pSVGAState->Cursor.pData, pSVGAState->Cursor.cbData);
6247 pSVGAState->Cursor.pData = NULL;
6248 pSVGAState->Cursor.fActive = false;
6249 }
6250
6251 if (pSVGAState->paGMR)
6252 {
6253 for (unsigned i = 0; i < pThis->svga.cGMR; ++i)
6254 if (pSVGAState->paGMR[i].paDesc)
6255 RTMemFree(pSVGAState->paGMR[i].paDesc);
6256
6257 RTMemFree(pSVGAState->paGMR);
6258 pSVGAState->paGMR = NULL;
6259 }
6260
6261 if (RTCritSectIsInitialized(&pSVGAState->CritSectCmdBuf))
6262 {
6263 RTCritSectEnter(&pSVGAState->CritSectCmdBuf);
6264 for (unsigned i = 0; i < RT_ELEMENTS(pSVGAState->apCmdBufCtxs); ++i)
6265 {
6266 vmsvgaR3CmdBufCtxTerm(pSVGAState->apCmdBufCtxs[i]);
6267 pSVGAState->apCmdBufCtxs[i] = NULL;
6268 }
6269 vmsvgaR3CmdBufCtxTerm(&pSVGAState->CmdBufCtxDC);
6270 RTCritSectLeave(&pSVGAState->CritSectCmdBuf);
6271 RTCritSectDelete(&pSVGAState->CritSectCmdBuf);
6272 }
6273}
6274
6275/**
6276 * Constructor for PVMSVGAR3STATE structure.
6277 *
6278 * @returns VBox status code.
6279 * @param pDevIns The PDM device instance.
6280 * @param pThis The shared VGA/VMSVGA instance data.
6281 * @param pSVGAState Pointer to the structure. It is already allocated.
6282 */
6283static int vmsvgaR3StateInit(PPDMDEVINS pDevIns, PVGASTATE pThis, PVMSVGAR3STATE pSVGAState)
6284{
6285 int rc = VINF_SUCCESS;
6286
6287 pSVGAState->pDevIns = pDevIns;
6288
6289 pSVGAState->paGMR = (PGMR)RTMemAllocZ(pThis->svga.cGMR * sizeof(GMR));
6290 AssertReturn(pSVGAState->paGMR, VERR_NO_MEMORY);
6291
6292# ifndef VMSVGA_USE_EMT_HALT_CODE
6293 /* Create semaphore for delaying EMTs wait for the FIFO to stop being busy. */
6294 rc = RTSemEventMultiCreate(&pSVGAState->hBusyDelayedEmts);
6295 AssertRCReturn(rc, rc);
6296# endif
6297
6298 rc = RTCritSectInit(&pSVGAState->CritSectCmdBuf);
6299 AssertRCReturn(rc, rc);
6300
6301 vmsvgaR3CmdBufCtxInit(&pSVGAState->CmdBufCtxDC);
6302
6303 RTListInit(&pSVGAState->MOBLRUList);
6304# ifdef VBOX_WITH_VMSVGA3D
6305# ifdef VMSVGA3D_DX
6306 pSVGAState->idDXContextCurrent = SVGA3D_INVALID_ID;
6307# endif
6308# endif
6309 return rc;
6310}
6311
6312# ifdef VBOX_WITH_VMSVGA3D
6313static void vmsvga3dR3Free3dInterfaces(PVGASTATECC pThisCC)
6314{
6315 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
6316
6317 RTMemFree(pSVGAState->pFuncsMap);
6318 pSVGAState->pFuncsMap = NULL;
6319 RTMemFree(pSVGAState->pFuncsGBO);
6320 pSVGAState->pFuncsGBO = NULL;
6321 RTMemFree(pSVGAState->pFuncsDX);
6322 pSVGAState->pFuncsDX = NULL;
6323 RTMemFree(pSVGAState->pFuncsVGPU9);
6324 pSVGAState->pFuncsVGPU9 = NULL;
6325 RTMemFree(pSVGAState->pFuncs3D);
6326 pSVGAState->pFuncs3D = NULL;
6327}
6328
6329/* This structure is used only by vmsvgaR3Init3dInterfaces */
6330typedef struct VMSVGA3DINTERFACE
6331{
6332 char const *pcszName;
6333 uint32_t cbFuncs;
6334 void **ppvFuncs;
6335} VMSVGA3DINTERFACE;
6336
6337extern VMSVGA3DBACKENDDESC const g_BackendLegacy;
6338#if defined(VMSVGA3D_DX_BACKEND)
6339extern VMSVGA3DBACKENDDESC const g_BackendDX;
6340#endif
6341
6342/**
6343 * Initializes the optional host 3D backend interfaces.
6344 *
6345 * @returns VBox status code.
6346 * @param pThisCC The VGA/VMSVGA state for ring-3.
6347 */
6348static int vmsvgaR3Init3dInterfaces(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC)
6349{
6350#ifndef VMSVGA3D_DX
6351 RT_NOREF(pThis);
6352#endif
6353
6354 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
6355
6356#define ENTRY_3D_INTERFACE(a_Name, a_Field) { VMSVGA3D_BACKEND_INTERFACE_NAME_##a_Name, sizeof(VMSVGA3DBACKENDFUNCS##a_Name), (void **)&pSVGAState->a_Field }
6357 VMSVGA3DINTERFACE a3dInterface[] =
6358 {
6359 ENTRY_3D_INTERFACE(3D, pFuncs3D),
6360 ENTRY_3D_INTERFACE(VGPU9, pFuncsVGPU9),
6361 ENTRY_3D_INTERFACE(DX, pFuncsDX),
6362 ENTRY_3D_INTERFACE(MAP, pFuncsMap),
6363 ENTRY_3D_INTERFACE(GBO, pFuncsGBO),
6364 };
6365#undef ENTRY_3D_INTERFACE
6366
6367 VMSVGA3DBACKENDDESC const *pBackend = NULL;
6368#if defined(VMSVGA3D_DX_BACKEND)
6369 if (pThis->fVMSVGA10)
6370 pBackend = &g_BackendDX;
6371 else
6372#endif
6373 pBackend = &g_BackendLegacy;
6374
6375 int rc = VINF_SUCCESS;
6376 for (uint32_t i = 0; i < RT_ELEMENTS(a3dInterface); ++i)
6377 {
6378 VMSVGA3DINTERFACE *p = &a3dInterface[i];
6379
6380 int rc2 = pBackend->pfnQueryInterface(pThisCC, p->pcszName, NULL, p->cbFuncs);
6381 if (RT_SUCCESS(rc2))
6382 {
6383 *p->ppvFuncs = RTMemAllocZ(p->cbFuncs);
6384 AssertBreakStmt(*p->ppvFuncs, rc = VERR_NO_MEMORY);
6385
6386 pBackend->pfnQueryInterface(pThisCC, p->pcszName, *p->ppvFuncs, p->cbFuncs);
6387 }
6388 }
6389
6390 if (RT_SUCCESS(rc))
6391 {
6392 /* 3D interface is required. */
6393 if (pSVGAState->pFuncs3D)
6394 {
6395 rc = pSVGAState->pFuncs3D->pfnInit(pDevIns, pThis, pThisCC);
6396 if (RT_SUCCESS(rc))
6397 return VINF_SUCCESS;
6398 }
6399 else
6400 rc = VERR_NOT_SUPPORTED;
6401 }
6402
6403 vmsvga3dR3Free3dInterfaces(pThisCC);
6404 return rc;
6405}
6406# endif /* VBOX_WITH_VMSVGA3D */
6407
6408/**
6409 * Compute the host capabilities: device and FIFO.
6410 * Depends on 3D backend initialization.
6411 *
6412 * @returns VBox status code.
6413 * @param pThis The shared VGA/VMSVGA instance data.
6414 * @param pThisCC The VGA/VMSVGA state for ring-3.
6415 * @param pu32DeviceCaps Device capabilities (SVGA_CAP_*).
6416 * @param pu32DeviceCaps2 Device capabilities (SVGA_CAP2_*).
6417 * @param pu32FIFOCaps FIFO capabilities (SVGA_FIFO_CAPS_*).
6418 */
6419static void vmsvgaR3GetCaps(PVGASTATE pThis, PVGASTATECC pThisCC, uint32_t *pu32DeviceCaps, uint32_t *pu32DeviceCaps2, uint32_t *pu32FIFOCaps)
6420{
6421#ifndef VBOX_WITH_VMSVGA3D
6422 RT_NOREF(pThisCC);
6423#endif
6424
6425 /* Device caps. */
6426 *pu32DeviceCaps = SVGA_CAP_GMR
6427 | SVGA_CAP_GMR2
6428 | SVGA_CAP_CURSOR
6429 | SVGA_CAP_CURSOR_BYPASS
6430 | SVGA_CAP_CURSOR_BYPASS_2
6431 | SVGA_CAP_EXTENDED_FIFO
6432 | SVGA_CAP_IRQMASK
6433 | SVGA_CAP_PITCHLOCK
6434 | SVGA_CAP_RECT_COPY
6435 | SVGA_CAP_TRACES
6436 | SVGA_CAP_SCREEN_OBJECT_2
6437 | SVGA_CAP_ALPHA_CURSOR;
6438
6439 *pu32DeviceCaps |= SVGA_CAP_COMMAND_BUFFERS /* Enable register based command buffer submission. */
6440 ;
6441
6442 *pu32DeviceCaps2 = SVGA_CAP2_NONE;
6443
6444 /* VGPU10 capabilities. */
6445 if (pThis->fVMSVGA10)
6446 {
6447# ifdef VBOX_WITH_VMSVGA3D
6448 if (pThisCC->svga.pSvgaR3State->pFuncsGBO)
6449 *pu32DeviceCaps |= SVGA_CAP_GBOBJECTS; /* Enable guest-backed objects and surfaces. */
6450 if (pThisCC->svga.pSvgaR3State->pFuncsDX)
6451 {
6452 *pu32DeviceCaps |= SVGA_CAP_DX /* DX commands, and command buffers in a mob. */
6453 | SVGA_CAP_CAP2_REGISTER /* Extended capabilities. */
6454 ;
6455
6456 if (*pu32DeviceCaps & SVGA_CAP_CAP2_REGISTER)
6457 *pu32DeviceCaps2 |= SVGA_CAP2_GROW_OTABLE /* "Allow the GrowOTable/DXGrowCOTable commands" */
6458 | SVGA_CAP2_INTRA_SURFACE_COPY /* "IntraSurfaceCopy command" */
6459 | SVGA_CAP2_DX2 /* Shader Model 4.1.
6460 * "Allow the DefineGBSurface_v3, WholeSurfaceCopy, WriteZeroSurface, and
6461 * HintZeroSurface commands, and the SVGA_REG_GUEST_DRIVER_ID register."
6462 */
6463 | SVGA_CAP2_GB_MEMSIZE_2 /* "Allow the SVGA_REG_GBOBJECT_MEM_SIZE_KB register" */
6464 | SVGA_CAP2_OTABLE_PTDEPTH_2
6465 | SVGA_CAP2_DX3 /* Shader Model 5.
6466 * DefineGBSurface_v4, etc
6467 */
6468 ;
6469 }
6470# endif
6471 }
6472
6473# ifdef VBOX_WITH_VMSVGA3D
6474 if (pThisCC->svga.pSvgaR3State->pFuncs3D)
6475 *pu32DeviceCaps |= SVGA_CAP_3D;
6476# endif
6477
6478 /* FIFO capabilities. */
6479 *pu32FIFOCaps = SVGA_FIFO_CAP_FENCE
6480 | SVGA_FIFO_CAP_PITCHLOCK
6481 | SVGA_FIFO_CAP_CURSOR_BYPASS_3
6482 | SVGA_FIFO_CAP_RESERVE
6483 | SVGA_FIFO_CAP_GMR2
6484 | SVGA_FIFO_CAP_3D_HWVERSION_REVISED
6485 | SVGA_FIFO_CAP_SCREEN_OBJECT_2;
6486}
6487
6488/** Initialize the FIFO on power on and reset.
6489 *
6490 * @param pThis The shared VGA/VMSVGA instance data.
6491 * @param pThisCC The VGA/VMSVGA state for ring-3.
6492 */
6493static void vmsvgaR3InitFIFO(PVGASTATE pThis, PVGASTATECC pThisCC)
6494{
6495 RT_BZERO(pThisCC->svga.pau32FIFO, pThis->svga.cbFIFO);
6496
6497 /* Valid with SVGA_FIFO_CAP_SCREEN_OBJECT_2 */
6498 pThisCC->svga.pau32FIFO[SVGA_FIFO_CURSOR_SCREEN_ID] = SVGA_ID_INVALID;
6499}
6500
6501# ifdef VBOX_WITH_VMSVGA3D
6502/**
6503 * Initializes the host 3D capabilities and writes them to FIFO memory.
6504 *
6505 * @returns VBox status code.
6506 * @param pThis The shared VGA/VMSVGA instance data.
6507 * @param pThisCC The VGA/VMSVGA state for ring-3.
6508 */
6509static void vmsvgaR3InitFifo3DCaps(PVGASTATE pThis, PVGASTATECC pThisCC)
6510{
6511 /* Query the capabilities and store them in the pThis->svga.au32DevCaps array. */
6512 bool const fSavedBuffering = RTLogRelSetBuffering(true);
6513
6514 for (unsigned i = 0; i < RT_ELEMENTS(pThis->svga.au32DevCaps); ++i)
6515 {
6516 uint32_t val = 0;
6517 int rc = vmsvga3dQueryCaps(pThisCC, (SVGA3dDevCapIndex)i, &val);
6518 if (RT_SUCCESS(rc))
6519 pThis->svga.au32DevCaps[i] = val;
6520 else
6521 pThis->svga.au32DevCaps[i] = 0;
6522
6523 /* LogRel the capability value. */
6524 if (i < SVGA3D_DEVCAP_MAX)
6525 {
6526 char const *pszDevCapName = &vmsvgaDevCapIndexToString((SVGA3dDevCapIndex)i)[sizeof("SVGA3D_DEVCAP")];
6527 if (RT_SUCCESS(rc))
6528 {
6529 if ( i == SVGA3D_DEVCAP_MAX_POINT_SIZE
6530 || i == SVGA3D_DEVCAP_MAX_LINE_WIDTH
6531 || i == SVGA3D_DEVCAP_MAX_AA_LINE_WIDTH)
6532 {
6533 float const fval = *(float *)&val;
6534 LogRel(("VMSVGA3d: cap[%u]=" FLOAT_FMT_STR " {%s}\n", i, FLOAT_FMT_ARGS(fval), pszDevCapName));
6535 }
6536 else
6537 LogRel(("VMSVGA3d: cap[%u]=%#010x {%s}\n", i, val, pszDevCapName));
6538 }
6539 else
6540 LogRel(("VMSVGA3d: cap[%u]=failed rc=%Rrc {%s}\n", i, rc, pszDevCapName));
6541 }
6542 else
6543 LogRel(("VMSVGA3d: new cap[%u]=%#010x rc=%Rrc\n", i, val, rc));
6544 }
6545
6546 RTLogRelSetBuffering(fSavedBuffering);
6547
6548 /* 3d hardware version; latest and greatest */
6549 pThisCC->svga.pau32FIFO[SVGA_FIFO_3D_HWVERSION_REVISED] = SVGA3D_HWVERSION_CURRENT;
6550 pThisCC->svga.pau32FIFO[SVGA_FIFO_3D_HWVERSION] = SVGA3D_HWVERSION_CURRENT;
6551
6552 /* Fill out 3d capabilities up to SVGA3D_DEVCAP_SURFACEFMT_ATI2 in the FIFO memory.
6553 * SVGA3D_DEVCAP_SURFACEFMT_ATI2 is the last capabiltiy for pre-SVGA_CAP_GBOBJECTS hardware.
6554 * If the VMSVGA device supports SVGA_CAP_GBOBJECTS capability, then the guest has to use SVGA_REG_DEV_CAP
6555 * register to query the devcaps. Older guests will still try to read the devcaps from FIFO.
6556 */
6557 SVGA3dCapsRecord *pCaps;
6558 SVGA3dCapPair *pData;
6559
6560 pCaps = (SVGA3dCapsRecord *)&pThisCC->svga.pau32FIFO[SVGA_FIFO_3D_CAPS];
6561 pCaps->header.type = SVGA3DCAPS_RECORD_DEVCAPS;
6562 pData = (SVGA3dCapPair *)&pCaps->data;
6563
6564 AssertCompile(SVGA3D_DEVCAP_DEAD1 == SVGA3D_DEVCAP_SURFACEFMT_ATI2 + 1);
6565 for (unsigned i = 0; i < SVGA3D_DEVCAP_DEAD1; ++i)
6566 {
6567 pData[i][0] = i;
6568 pData[i][1] = pThis->svga.au32DevCaps[i];
6569 }
6570 pCaps->header.length = (sizeof(pCaps->header) + SVGA3D_DEVCAP_DEAD1 * sizeof(SVGA3dCapPair)) / sizeof(uint32_t);
6571 pCaps = (SVGA3dCapsRecord *)((uint32_t *)pCaps + pCaps->header.length);
6572
6573 /* Mark end of record array (a zero word). */
6574 pCaps->header.length = 0;
6575}
6576
6577# endif
6578
6579/**
6580 * Resets the SVGA hardware state
6581 *
6582 * @returns VBox status code.
6583 * @param pDevIns The device instance.
6584 */
6585int vmsvgaR3Reset(PPDMDEVINS pDevIns)
6586{
6587 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
6588 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
6589 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
6590
6591 /* Reset before init? */
6592 if (!pSVGAState)
6593 return VINF_SUCCESS;
6594
6595 Log(("vmsvgaR3Reset\n"));
6596
6597 /* Reset the FIFO processing as well as the 3d state (if we have one). */
6598 pThisCC->svga.pau32FIFO[SVGA_FIFO_NEXT_CMD] = pThisCC->svga.pau32FIFO[SVGA_FIFO_STOP] = 0; /** @todo should probably let the FIFO thread do this ... */
6599 int rc = vmsvgaR3RunExtCmdOnFifoThread(pDevIns, pThis, pThisCC, VMSVGA_FIFO_EXTCMD_RESET, NULL /*pvParam*/, 10000 /*ms*/);
6600
6601 /* Reset other stuff. */
6602 pThis->svga.cScratchRegion = VMSVGA_SCRATCH_SIZE;
6603 RT_ZERO(pThis->svga.au32ScratchRegion);
6604
6605 ASMAtomicWriteBool(&pThis->svga.fBadGuest, false);
6606
6607 vmsvgaR3StateTerm(pThis, pThisCC);
6608 vmsvgaR3StateInit(pDevIns, pThis, pThisCC->svga.pSvgaR3State);
6609
6610 RT_BZERO(pThisCC->svga.pbVgaFrameBufferR3, VMSVGA_VGA_FB_BACKUP_SIZE);
6611
6612 vmsvgaR3InitFIFO(pThis, pThisCC);
6613
6614 /* Initialize FIFO and register capabilities. */
6615 vmsvgaR3GetCaps(pThis, pThisCC, &pThis->svga.u32DeviceCaps, &pThis->svga.u32DeviceCaps2, &pThisCC->svga.pau32FIFO[SVGA_FIFO_CAPABILITIES]);
6616
6617# ifdef VBOX_WITH_VMSVGA3D
6618 if (pThis->svga.f3DEnabled)
6619 vmsvgaR3InitFifo3DCaps(pThis, pThisCC);
6620# endif
6621
6622 /* VRAM tracking is enabled by default during bootup. */
6623 pThis->svga.fVRAMTracking = true;
6624 pThis->svga.fEnabled = false;
6625
6626 /* Invalidate current settings. */
6627 pThis->svga.uWidth = VMSVGA_VAL_UNINITIALIZED;
6628 pThis->svga.uHeight = VMSVGA_VAL_UNINITIALIZED;
6629 pThis->svga.uBpp = pThis->svga.uHostBpp;
6630 pThis->svga.cbScanline = 0;
6631 pThis->svga.u32PitchLock = 0;
6632
6633 return rc;
6634}
6635
6636/**
6637 * Cleans up the SVGA hardware state
6638 *
6639 * @returns VBox status code.
6640 * @param pDevIns The device instance.
6641 */
6642int vmsvgaR3Destruct(PPDMDEVINS pDevIns)
6643{
6644 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
6645 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
6646
6647 /*
6648 * Ask the FIFO thread to terminate the 3d state and then terminate it.
6649 */
6650 if (pThisCC->svga.pFIFOIOThread)
6651 {
6652 int rc = vmsvgaR3RunExtCmdOnFifoThread(pDevIns, pThis, pThisCC, VMSVGA_FIFO_EXTCMD_TERMINATE,
6653 NULL /*pvParam*/, 30000 /*ms*/);
6654 AssertLogRelRC(rc);
6655
6656 rc = PDMDevHlpThreadDestroy(pDevIns, pThisCC->svga.pFIFOIOThread, NULL);
6657 AssertLogRelRC(rc);
6658 pThisCC->svga.pFIFOIOThread = NULL;
6659 }
6660
6661 /*
6662 * Destroy the special SVGA state.
6663 */
6664 if (pThisCC->svga.pSvgaR3State)
6665 {
6666 vmsvgaR3StateTerm(pThis, pThisCC);
6667
6668# ifdef VBOX_WITH_VMSVGA3D
6669 vmsvga3dR3Free3dInterfaces(pThisCC);
6670# endif
6671
6672 RTMemFree(pThisCC->svga.pSvgaR3State);
6673 pThisCC->svga.pSvgaR3State = NULL;
6674 }
6675
6676 /*
6677 * Free our resources residing in the VGA state.
6678 */
6679 if (pThisCC->svga.pbVgaFrameBufferR3)
6680 {
6681 RTMemFree(pThisCC->svga.pbVgaFrameBufferR3);
6682 pThisCC->svga.pbVgaFrameBufferR3 = NULL;
6683 }
6684 if (pThisCC->svga.hFIFOExtCmdSem != NIL_RTSEMEVENT)
6685 {
6686 RTSemEventDestroy(pThisCC->svga.hFIFOExtCmdSem);
6687 pThisCC->svga.hFIFOExtCmdSem = NIL_RTSEMEVENT;
6688 }
6689 if (pThis->svga.hFIFORequestSem != NIL_SUPSEMEVENT)
6690 {
6691 PDMDevHlpSUPSemEventClose(pDevIns, pThis->svga.hFIFORequestSem);
6692 pThis->svga.hFIFORequestSem = NIL_SUPSEMEVENT;
6693 }
6694
6695 return VINF_SUCCESS;
6696}
6697
6698static DECLCALLBACK(size_t) vmsvga3dFloatFormat(PFNRTSTROUTPUT pfnOutput, void *pvArgOutput,
6699 const char *pszType, void const *pvValue,
6700 int cchWidth, int cchPrecision, unsigned fFlags, void *pvUser)
6701{
6702 RT_NOREF(pszType, cchWidth, cchPrecision, fFlags, pvUser);
6703 double const v = *(double *)&pvValue;
6704 return RTStrFormat(pfnOutput, pvArgOutput, NULL, 0, FLOAT_FMT_STR, FLOAT_FMT_ARGS(v));
6705}
6706
6707/**
6708 * Initialize the SVGA hardware state
6709 *
6710 * @returns VBox status code.
6711 * @param pDevIns The device instance.
6712 */
6713int vmsvgaR3Init(PPDMDEVINS pDevIns)
6714{
6715 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
6716 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
6717 PVMSVGAR3STATE pSVGAState;
6718 int rc;
6719
6720 rc = RTStrFormatTypeRegister("float", vmsvga3dFloatFormat, NULL);
6721 AssertMsgReturn(RT_SUCCESS(rc) || rc == VERR_ALREADY_EXISTS, ("%Rrc\n", rc), rc);
6722
6723 pThis->svga.cScratchRegion = VMSVGA_SCRATCH_SIZE;
6724 memset(pThis->svga.au32ScratchRegion, 0, sizeof(pThis->svga.au32ScratchRegion));
6725
6726 pThis->svga.cGMR = VMSVGA_MAX_GMR_IDS;
6727
6728 /* Necessary for creating a backup of the text mode frame buffer when switching into svga mode. */
6729 pThisCC->svga.pbVgaFrameBufferR3 = (uint8_t *)RTMemAllocZ(VMSVGA_VGA_FB_BACKUP_SIZE);
6730 AssertReturn(pThisCC->svga.pbVgaFrameBufferR3, VERR_NO_MEMORY);
6731
6732 /* Create event semaphore. */
6733 rc = PDMDevHlpSUPSemEventCreate(pDevIns, &pThis->svga.hFIFORequestSem);
6734 AssertRCReturn(rc, rc);
6735
6736 /* Create event semaphore. */
6737 rc = RTSemEventCreate(&pThisCC->svga.hFIFOExtCmdSem);
6738 AssertRCReturn(rc, rc);
6739
6740 pThisCC->svga.pSvgaR3State = (PVMSVGAR3STATE)RTMemAllocZ(sizeof(VMSVGAR3STATE));
6741 AssertReturn(pThisCC->svga.pSvgaR3State, VERR_NO_MEMORY);
6742
6743 rc = vmsvgaR3StateInit(pDevIns, pThis, pThisCC->svga.pSvgaR3State);
6744 AssertMsgRCReturn(rc, ("Failed to create pSvgaR3State.\n"), rc);
6745
6746 pSVGAState = pThisCC->svga.pSvgaR3State;
6747
6748 /* VRAM tracking is enabled by default during bootup. */
6749 pThis->svga.fVRAMTracking = true;
6750
6751 /* Set up the host bpp. This value is as a default for the programmable
6752 * bpp value. On old implementations, SVGA_REG_HOST_BITS_PER_PIXEL did not
6753 * exist and SVGA_REG_BITS_PER_PIXEL was read-only, returning what was later
6754 * separated as SVGA_REG_HOST_BITS_PER_PIXEL.
6755 *
6756 * NB: The driver cBits value is currently constant for the lifetime of the
6757 * VM. If that changes, the host bpp logic might need revisiting.
6758 */
6759 pThis->svga.uHostBpp = (pThisCC->pDrv->cBits + 7) & ~7;
6760
6761 /* Invalidate current settings. */
6762 pThis->svga.uWidth = VMSVGA_VAL_UNINITIALIZED;
6763 pThis->svga.uHeight = VMSVGA_VAL_UNINITIALIZED;
6764 pThis->svga.uBpp = pThis->svga.uHostBpp;
6765 pThis->svga.cbScanline = 0;
6766
6767 pThis->svga.u32MaxWidth = VBE_DISPI_MAX_XRES;
6768 pThis->svga.u32MaxHeight = VBE_DISPI_MAX_YRES;
6769 while (pThis->svga.u32MaxWidth * pThis->svga.u32MaxHeight * 4 /* 32 bpp */ > pThis->vram_size)
6770 {
6771 pThis->svga.u32MaxWidth -= 256;
6772 pThis->svga.u32MaxHeight -= 256;
6773 }
6774 Log(("VMSVGA: Maximum size (%d,%d)\n", pThis->svga.u32MaxWidth, pThis->svga.u32MaxHeight));
6775
6776# ifdef DEBUG_GMR_ACCESS
6777 /* Register the GMR access handler type. */
6778 rc = PDMDevHlpPGMHandlerPhysicalTypeRegister(pDevIns, PGMPHYSHANDLERKIND_WRITE, vmsvgaR3GmrAccessHandler,
6779 "VMSVGA GMR", &pThis->svga.hGmrAccessHandlerType);
6780 AssertRCReturn(rc, rc);
6781# endif
6782
6783# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
6784 /* Register the FIFO access handler type. In addition to debugging FIFO
6785 access, this is also used to facilitate extended fifo thread sleeps. */
6786 rc = PDMDevHlpPGMHandlerPhysicalTypeRegister(pDevIns,
6787# ifdef DEBUG_FIFO_ACCESS
6788 PGMPHYSHANDLERKIND_ALL,
6789# else
6790 PGMPHYSHANDLERKIND_WRITE,
6791# endif
6792 vmsvgaR3FifoAccessHandler,
6793 "VMSVGA FIFO", &pThis->svga.hFifoAccessHandlerType);
6794 AssertRCReturn(rc, rc);
6795# endif
6796
6797 /* Create the async IO thread. */
6798 rc = PDMDevHlpThreadCreate(pDevIns, &pThisCC->svga.pFIFOIOThread, pThis, vmsvgaR3FifoLoop, vmsvgaR3FifoLoopWakeUp, 0,
6799 RTTHREADTYPE_IO, "VMSVGA FIFO");
6800 if (RT_FAILURE(rc))
6801 {
6802 AssertMsgFailed(("%s: Async IO Thread creation for FIFO handling failed rc=%d\n", __FUNCTION__, rc));
6803 return rc;
6804 }
6805
6806 /*
6807 * Statistics.
6808 */
6809# define REG_CNT(a_pvSample, a_pszName, a_pszDesc) \
6810 PDMDevHlpSTAMRegister(pDevIns, (a_pvSample), STAMTYPE_COUNTER, a_pszName, STAMUNIT_OCCURENCES, a_pszDesc)
6811# define REG_PRF(a_pvSample, a_pszName, a_pszDesc) \
6812 PDMDevHlpSTAMRegister(pDevIns, (a_pvSample), STAMTYPE_PROFILE, a_pszName, STAMUNIT_TICKS_PER_CALL, a_pszDesc)
6813# ifdef VBOX_WITH_STATISTICS
6814 REG_PRF(&pSVGAState->StatR3Cmd3dDrawPrimitivesProf, "VMSVGA/Cmd/3dDrawPrimitivesProf", "Profiling of SVGA_3D_CMD_DRAW_PRIMITIVES.");
6815 REG_PRF(&pSVGAState->StatR3Cmd3dPresentProf, "VMSVGA/Cmd/3dPresentProfBoth", "Profiling of SVGA_3D_CMD_PRESENT and SVGA_3D_CMD_PRESENT_READBACK.");
6816 REG_PRF(&pSVGAState->StatR3Cmd3dSurfaceDmaProf, "VMSVGA/Cmd/3dSurfaceDmaProf", "Profiling of SVGA_3D_CMD_SURFACE_DMA.");
6817# endif
6818 REG_PRF(&pSVGAState->StatR3Cmd3dBlitSurfaceToScreenProf, "VMSVGA/Cmd/3dBlitSurfaceToScreenProf", "Profiling of SVGA_3D_CMD_BLIT_SURFACE_TO_SCREEN.");
6819 REG_CNT(&pSVGAState->StatR3Cmd3dActivateSurface, "VMSVGA/Cmd/3dActivateSurface", "SVGA_3D_CMD_ACTIVATE_SURFACE");
6820 REG_CNT(&pSVGAState->StatR3Cmd3dBeginQuery, "VMSVGA/Cmd/3dBeginQuery", "SVGA_3D_CMD_BEGIN_QUERY");
6821 REG_CNT(&pSVGAState->StatR3Cmd3dClear, "VMSVGA/Cmd/3dClear", "SVGA_3D_CMD_CLEAR");
6822 REG_CNT(&pSVGAState->StatR3Cmd3dContextDefine, "VMSVGA/Cmd/3dContextDefine", "SVGA_3D_CMD_CONTEXT_DEFINE");
6823 REG_CNT(&pSVGAState->StatR3Cmd3dContextDestroy, "VMSVGA/Cmd/3dContextDestroy", "SVGA_3D_CMD_CONTEXT_DESTROY");
6824 REG_CNT(&pSVGAState->StatR3Cmd3dDeactivateSurface, "VMSVGA/Cmd/3dDeactivateSurface", "SVGA_3D_CMD_DEACTIVATE_SURFACE");
6825 REG_CNT(&pSVGAState->StatR3Cmd3dDrawPrimitives, "VMSVGA/Cmd/3dDrawPrimitives", "SVGA_3D_CMD_DRAW_PRIMITIVES");
6826 REG_CNT(&pSVGAState->StatR3Cmd3dEndQuery, "VMSVGA/Cmd/3dEndQuery", "SVGA_3D_CMD_END_QUERY");
6827 REG_CNT(&pSVGAState->StatR3Cmd3dGenerateMipmaps, "VMSVGA/Cmd/3dGenerateMipmaps", "SVGA_3D_CMD_GENERATE_MIPMAPS");
6828 REG_CNT(&pSVGAState->StatR3Cmd3dPresent, "VMSVGA/Cmd/3dPresent", "SVGA_3D_CMD_PRESENT");
6829 REG_CNT(&pSVGAState->StatR3Cmd3dPresentReadBack, "VMSVGA/Cmd/3dPresentReadBack", "SVGA_3D_CMD_PRESENT_READBACK");
6830 REG_CNT(&pSVGAState->StatR3Cmd3dSetClipPlane, "VMSVGA/Cmd/3dSetClipPlane", "SVGA_3D_CMD_SETCLIPPLANE");
6831 REG_CNT(&pSVGAState->StatR3Cmd3dSetLightData, "VMSVGA/Cmd/3dSetLightData", "SVGA_3D_CMD_SETLIGHTDATA");
6832 REG_CNT(&pSVGAState->StatR3Cmd3dSetLightEnable, "VMSVGA/Cmd/3dSetLightEnable", "SVGA_3D_CMD_SETLIGHTENABLE");
6833 REG_CNT(&pSVGAState->StatR3Cmd3dSetMaterial, "VMSVGA/Cmd/3dSetMaterial", "SVGA_3D_CMD_SETMATERIAL");
6834 REG_CNT(&pSVGAState->StatR3Cmd3dSetRenderState, "VMSVGA/Cmd/3dSetRenderState", "SVGA_3D_CMD_SETRENDERSTATE");
6835 REG_CNT(&pSVGAState->StatR3Cmd3dSetRenderTarget, "VMSVGA/Cmd/3dSetRenderTarget", "SVGA_3D_CMD_SETRENDERTARGET");
6836 REG_CNT(&pSVGAState->StatR3Cmd3dSetScissorRect, "VMSVGA/Cmd/3dSetScissorRect", "SVGA_3D_CMD_SETSCISSORRECT");
6837 REG_CNT(&pSVGAState->StatR3Cmd3dSetShader, "VMSVGA/Cmd/3dSetShader", "SVGA_3D_CMD_SET_SHADER");
6838 REG_CNT(&pSVGAState->StatR3Cmd3dSetShaderConst, "VMSVGA/Cmd/3dSetShaderConst", "SVGA_3D_CMD_SET_SHADER_CONST");
6839 REG_CNT(&pSVGAState->StatR3Cmd3dSetTextureState, "VMSVGA/Cmd/3dSetTextureState", "SVGA_3D_CMD_SETTEXTURESTATE");
6840 REG_CNT(&pSVGAState->StatR3Cmd3dSetTransform, "VMSVGA/Cmd/3dSetTransform", "SVGA_3D_CMD_SETTRANSFORM");
6841 REG_CNT(&pSVGAState->StatR3Cmd3dSetViewPort, "VMSVGA/Cmd/3dSetViewPort", "SVGA_3D_CMD_SETVIEWPORT");
6842 REG_CNT(&pSVGAState->StatR3Cmd3dSetZRange, "VMSVGA/Cmd/3dSetZRange", "SVGA_3D_CMD_SETZRANGE");
6843 REG_CNT(&pSVGAState->StatR3Cmd3dShaderDefine, "VMSVGA/Cmd/3dShaderDefine", "SVGA_3D_CMD_SHADER_DEFINE");
6844 REG_CNT(&pSVGAState->StatR3Cmd3dShaderDestroy, "VMSVGA/Cmd/3dShaderDestroy", "SVGA_3D_CMD_SHADER_DESTROY");
6845 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceCopy, "VMSVGA/Cmd/3dSurfaceCopy", "SVGA_3D_CMD_SURFACE_COPY");
6846 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceDefine, "VMSVGA/Cmd/3dSurfaceDefine", "SVGA_3D_CMD_SURFACE_DEFINE");
6847 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceDefineV2, "VMSVGA/Cmd/3dSurfaceDefineV2", "SVGA_3D_CMD_SURFACE_DEFINE_V2");
6848 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceDestroy, "VMSVGA/Cmd/3dSurfaceDestroy", "SVGA_3D_CMD_SURFACE_DESTROY");
6849 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceDma, "VMSVGA/Cmd/3dSurfaceDma", "SVGA_3D_CMD_SURFACE_DMA");
6850 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceScreen, "VMSVGA/Cmd/3dSurfaceScreen", "SVGA_3D_CMD_SURFACE_SCREEN");
6851 REG_CNT(&pSVGAState->StatR3Cmd3dSurfaceStretchBlt, "VMSVGA/Cmd/3dSurfaceStretchBlt", "SVGA_3D_CMD_SURFACE_STRETCHBLT");
6852 REG_CNT(&pSVGAState->StatR3Cmd3dWaitForQuery, "VMSVGA/Cmd/3dWaitForQuery", "SVGA_3D_CMD_WAIT_FOR_QUERY");
6853 REG_CNT(&pSVGAState->StatR3CmdAnnotationCopy, "VMSVGA/Cmd/AnnotationCopy", "SVGA_CMD_ANNOTATION_COPY");
6854 REG_CNT(&pSVGAState->StatR3CmdAnnotationFill, "VMSVGA/Cmd/AnnotationFill", "SVGA_CMD_ANNOTATION_FILL");
6855 REG_CNT(&pSVGAState->StatR3CmdBlitGmrFbToScreen, "VMSVGA/Cmd/BlitGmrFbToScreen", "SVGA_CMD_BLIT_GMRFB_TO_SCREEN");
6856 REG_CNT(&pSVGAState->StatR3CmdBlitScreentoGmrFb, "VMSVGA/Cmd/BlitScreentoGmrFb", "SVGA_CMD_BLIT_SCREEN_TO_GMRFB");
6857 REG_CNT(&pSVGAState->StatR3CmdDefineAlphaCursor, "VMSVGA/Cmd/DefineAlphaCursor", "SVGA_CMD_DEFINE_ALPHA_CURSOR");
6858 REG_CNT(&pSVGAState->StatR3CmdDefineCursor, "VMSVGA/Cmd/DefineCursor", "SVGA_CMD_DEFINE_CURSOR");
6859 REG_CNT(&pSVGAState->StatR3CmdMoveCursor, "VMSVGA/Cmd/MoveCursor", "SVGA_CMD_MOVE_CURSOR");
6860 REG_CNT(&pSVGAState->StatR3CmdDisplayCursor, "VMSVGA/Cmd/DisplayCursor", "SVGA_CMD_DISPLAY_CURSOR");
6861 REG_CNT(&pSVGAState->StatR3CmdRectFill, "VMSVGA/Cmd/RectFill", "SVGA_CMD_RECT_FILL");
6862 REG_CNT(&pSVGAState->StatR3CmdRectCopy, "VMSVGA/Cmd/RectCopy", "SVGA_CMD_RECT_COPY");
6863 REG_CNT(&pSVGAState->StatR3CmdRectRopCopy, "VMSVGA/Cmd/RectRopCopy", "SVGA_CMD_RECT_ROP_COPY");
6864 REG_CNT(&pSVGAState->StatR3CmdDefineGmr2, "VMSVGA/Cmd/DefineGmr2", "SVGA_CMD_DEFINE_GMR2");
6865 REG_CNT(&pSVGAState->StatR3CmdDefineGmr2Free, "VMSVGA/Cmd/DefineGmr2/Free", "Number of SVGA_CMD_DEFINE_GMR2 commands that only frees.");
6866 REG_CNT(&pSVGAState->StatR3CmdDefineGmr2Modify, "VMSVGA/Cmd/DefineGmr2/Modify", "Number of SVGA_CMD_DEFINE_GMR2 commands that redefines a non-free GMR.");
6867 REG_CNT(&pSVGAState->StatR3CmdDefineGmrFb, "VMSVGA/Cmd/DefineGmrFb", "SVGA_CMD_DEFINE_GMRFB");
6868 REG_CNT(&pSVGAState->StatR3CmdDefineScreen, "VMSVGA/Cmd/DefineScreen", "SVGA_CMD_DEFINE_SCREEN");
6869 REG_CNT(&pSVGAState->StatR3CmdDestroyScreen, "VMSVGA/Cmd/DestroyScreen", "SVGA_CMD_DESTROY_SCREEN");
6870 REG_CNT(&pSVGAState->StatR3CmdEscape, "VMSVGA/Cmd/Escape", "SVGA_CMD_ESCAPE");
6871 REG_CNT(&pSVGAState->StatR3CmdFence, "VMSVGA/Cmd/Fence", "SVGA_CMD_FENCE");
6872 REG_CNT(&pSVGAState->StatR3CmdInvalidCmd, "VMSVGA/Cmd/InvalidCmd", "SVGA_CMD_INVALID_CMD");
6873 REG_CNT(&pSVGAState->StatR3CmdRemapGmr2, "VMSVGA/Cmd/RemapGmr2", "SVGA_CMD_REMAP_GMR2");
6874 REG_CNT(&pSVGAState->StatR3CmdRemapGmr2Modify, "VMSVGA/Cmd/RemapGmr2/Modify", "Number of SVGA_CMD_REMAP_GMR2 commands that modifies rather than complete the definition of a GMR.");
6875 REG_CNT(&pSVGAState->StatR3CmdUpdate, "VMSVGA/Cmd/Update", "SVGA_CMD_UPDATE");
6876 REG_CNT(&pSVGAState->StatR3CmdUpdateVerbose, "VMSVGA/Cmd/UpdateVerbose", "SVGA_CMD_UPDATE_VERBOSE");
6877
6878 REG_CNT(&pSVGAState->StatR3RegConfigDoneWr, "VMSVGA/Reg/ConfigDoneWrite", "SVGA_REG_CONFIG_DONE writes");
6879 REG_CNT(&pSVGAState->StatR3RegGmrDescriptorWr, "VMSVGA/Reg/GmrDescriptorWrite", "SVGA_REG_GMR_DESCRIPTOR writes");
6880 REG_CNT(&pSVGAState->StatR3RegGmrDescriptorWrErrors, "VMSVGA/Reg/GmrDescriptorWrite/Errors", "Number of erroneous SVGA_REG_GMR_DESCRIPTOR commands.");
6881 REG_CNT(&pSVGAState->StatR3RegGmrDescriptorWrFree, "VMSVGA/Reg/GmrDescriptorWrite/Free", "Number of SVGA_REG_GMR_DESCRIPTOR commands only freeing the GMR.");
6882 REG_CNT(&pThis->svga.StatRegBitsPerPixelWr, "VMSVGA/Reg/BitsPerPixelWrite", "SVGA_REG_BITS_PER_PIXEL writes.");
6883 REG_CNT(&pThis->svga.StatRegBusyWr, "VMSVGA/Reg/BusyWrite", "SVGA_REG_BUSY writes.");
6884 REG_CNT(&pThis->svga.StatRegCursorXWr, "VMSVGA/Reg/CursorXWrite", "SVGA_REG_CURSOR_X writes.");
6885 REG_CNT(&pThis->svga.StatRegCursorYWr, "VMSVGA/Reg/CursorYWrite", "SVGA_REG_CURSOR_Y writes.");
6886 REG_CNT(&pThis->svga.StatRegCursorIdWr, "VMSVGA/Reg/CursorIdWrite", "SVGA_REG_DEAD (SVGA_REG_CURSOR_ID) writes.");
6887 REG_CNT(&pThis->svga.StatRegCursorOnWr, "VMSVGA/Reg/CursorOnWrite", "SVGA_REG_CURSOR_ON writes.");
6888 REG_CNT(&pThis->svga.StatRegDepthWr, "VMSVGA/Reg/DepthWrite", "SVGA_REG_DEPTH writes.");
6889 REG_CNT(&pThis->svga.StatRegDisplayHeightWr, "VMSVGA/Reg/DisplayHeightWrite", "SVGA_REG_DISPLAY_HEIGHT writes.");
6890 REG_CNT(&pThis->svga.StatRegDisplayIdWr, "VMSVGA/Reg/DisplayIdWrite", "SVGA_REG_DISPLAY_ID writes.");
6891 REG_CNT(&pThis->svga.StatRegDisplayIsPrimaryWr, "VMSVGA/Reg/DisplayIsPrimaryWrite", "SVGA_REG_DISPLAY_IS_PRIMARY writes.");
6892 REG_CNT(&pThis->svga.StatRegDisplayPositionXWr, "VMSVGA/Reg/DisplayPositionXWrite", "SVGA_REG_DISPLAY_POSITION_X writes.");
6893 REG_CNT(&pThis->svga.StatRegDisplayPositionYWr, "VMSVGA/Reg/DisplayPositionYWrite", "SVGA_REG_DISPLAY_POSITION_Y writes.");
6894 REG_CNT(&pThis->svga.StatRegDisplayWidthWr, "VMSVGA/Reg/DisplayWidthWrite", "SVGA_REG_DISPLAY_WIDTH writes.");
6895 REG_CNT(&pThis->svga.StatRegEnableWr, "VMSVGA/Reg/EnableWrite", "SVGA_REG_ENABLE writes.");
6896 REG_CNT(&pThis->svga.StatRegGmrIdWr, "VMSVGA/Reg/GmrIdWrite", "SVGA_REG_GMR_ID writes.");
6897 REG_CNT(&pThis->svga.StatRegGuestIdWr, "VMSVGA/Reg/GuestIdWrite", "SVGA_REG_GUEST_ID writes.");
6898 REG_CNT(&pThis->svga.StatRegHeightWr, "VMSVGA/Reg/HeightWrite", "SVGA_REG_HEIGHT writes.");
6899 REG_CNT(&pThis->svga.StatRegIdWr, "VMSVGA/Reg/IdWrite", "SVGA_REG_ID writes.");
6900 REG_CNT(&pThis->svga.StatRegIrqMaskWr, "VMSVGA/Reg/IrqMaskWrite", "SVGA_REG_IRQMASK writes.");
6901 REG_CNT(&pThis->svga.StatRegNumDisplaysWr, "VMSVGA/Reg/NumDisplaysWrite", "SVGA_REG_NUM_DISPLAYS writes.");
6902 REG_CNT(&pThis->svga.StatRegNumGuestDisplaysWr, "VMSVGA/Reg/NumGuestDisplaysWrite", "SVGA_REG_NUM_GUEST_DISPLAYS writes.");
6903 REG_CNT(&pThis->svga.StatRegPaletteWr, "VMSVGA/Reg/PaletteWrite", "SVGA_PALETTE_XXXX writes.");
6904 REG_CNT(&pThis->svga.StatRegPitchLockWr, "VMSVGA/Reg/PitchLockWrite", "SVGA_REG_PITCHLOCK writes.");
6905 REG_CNT(&pThis->svga.StatRegPseudoColorWr, "VMSVGA/Reg/PseudoColorWrite", "SVGA_REG_PSEUDOCOLOR writes.");
6906 REG_CNT(&pThis->svga.StatRegReadOnlyWr, "VMSVGA/Reg/ReadOnlyWrite", "Read-only SVGA_REG_XXXX writes.");
6907 REG_CNT(&pThis->svga.StatRegScratchWr, "VMSVGA/Reg/ScratchWrite", "SVGA_REG_SCRATCH_XXXX writes.");
6908 REG_CNT(&pThis->svga.StatRegSyncWr, "VMSVGA/Reg/SyncWrite", "SVGA_REG_SYNC writes.");
6909 REG_CNT(&pThis->svga.StatRegTopWr, "VMSVGA/Reg/TopWrite", "SVGA_REG_TOP writes.");
6910 REG_CNT(&pThis->svga.StatRegTracesWr, "VMSVGA/Reg/TracesWrite", "SVGA_REG_TRACES writes.");
6911 REG_CNT(&pThis->svga.StatRegUnknownWr, "VMSVGA/Reg/UnknownWrite", "Writes to unknown register.");
6912 REG_CNT(&pThis->svga.StatRegWidthWr, "VMSVGA/Reg/WidthWrite", "SVGA_REG_WIDTH writes.");
6913 REG_CNT(&pThis->svga.StatRegCommandLowWr, "VMSVGA/Reg/CommandLowWrite", "SVGA_REG_COMMAND_LOW writes.");
6914 REG_CNT(&pThis->svga.StatRegCommandHighWr, "VMSVGA/Reg/CommandHighWrite", "SVGA_REG_COMMAND_HIGH writes.");
6915 REG_CNT(&pThis->svga.StatRegDevCapWr, "VMSVGA/Reg/DevCapWrite", "SVGA_REG_DEV_CAP writes.");
6916 REG_CNT(&pThis->svga.StatRegCmdPrependLowWr, "VMSVGA/Reg/CmdPrependLowWrite", "SVGA_REG_CMD_PREPEND_LOW writes.");
6917 REG_CNT(&pThis->svga.StatRegCmdPrependHighWr, "VMSVGA/Reg/CmdPrependHighWrite", "SVGA_REG_CMD_PREPEND_HIGH writes.");
6918
6919 REG_CNT(&pThis->svga.StatRegBitsPerPixelRd, "VMSVGA/Reg/BitsPerPixelRead", "SVGA_REG_BITS_PER_PIXEL reads.");
6920 REG_CNT(&pThis->svga.StatRegBlueMaskRd, "VMSVGA/Reg/BlueMaskRead", "SVGA_REG_BLUE_MASK reads.");
6921 REG_CNT(&pThis->svga.StatRegBusyRd, "VMSVGA/Reg/BusyRead", "SVGA_REG_BUSY reads.");
6922 REG_CNT(&pThis->svga.StatRegBytesPerLineRd, "VMSVGA/Reg/BytesPerLineRead", "SVGA_REG_BYTES_PER_LINE reads.");
6923 REG_CNT(&pThis->svga.StatRegCapabilitesRd, "VMSVGA/Reg/CapabilitesRead", "SVGA_REG_CAPABILITIES reads.");
6924 REG_CNT(&pThis->svga.StatRegConfigDoneRd, "VMSVGA/Reg/ConfigDoneRead", "SVGA_REG_CONFIG_DONE reads.");
6925 REG_CNT(&pThis->svga.StatRegCursorXRd, "VMSVGA/Reg/CursorXRead", "SVGA_REG_CURSOR_X reads.");
6926 REG_CNT(&pThis->svga.StatRegCursorYRd, "VMSVGA/Reg/CursorYRead", "SVGA_REG_CURSOR_Y reads.");
6927 REG_CNT(&pThis->svga.StatRegCursorIdRd, "VMSVGA/Reg/CursorIdRead", "SVGA_REG_DEAD (SVGA_REG_CURSOR_ID) reads.");
6928 REG_CNT(&pThis->svga.StatRegCursorOnRd, "VMSVGA/Reg/CursorOnRead", "SVGA_REG_CURSOR_ON reads.");
6929 REG_CNT(&pThis->svga.StatRegDepthRd, "VMSVGA/Reg/DepthRead", "SVGA_REG_DEPTH reads.");
6930 REG_CNT(&pThis->svga.StatRegDisplayHeightRd, "VMSVGA/Reg/DisplayHeightRead", "SVGA_REG_DISPLAY_HEIGHT reads.");
6931 REG_CNT(&pThis->svga.StatRegDisplayIdRd, "VMSVGA/Reg/DisplayIdRead", "SVGA_REG_DISPLAY_ID reads.");
6932 REG_CNT(&pThis->svga.StatRegDisplayIsPrimaryRd, "VMSVGA/Reg/DisplayIsPrimaryRead", "SVGA_REG_DISPLAY_IS_PRIMARY reads.");
6933 REG_CNT(&pThis->svga.StatRegDisplayPositionXRd, "VMSVGA/Reg/DisplayPositionXRead", "SVGA_REG_DISPLAY_POSITION_X reads.");
6934 REG_CNT(&pThis->svga.StatRegDisplayPositionYRd, "VMSVGA/Reg/DisplayPositionYRead", "SVGA_REG_DISPLAY_POSITION_Y reads.");
6935 REG_CNT(&pThis->svga.StatRegDisplayWidthRd, "VMSVGA/Reg/DisplayWidthRead", "SVGA_REG_DISPLAY_WIDTH reads.");
6936 REG_CNT(&pThis->svga.StatRegEnableRd, "VMSVGA/Reg/EnableRead", "SVGA_REG_ENABLE reads.");
6937 REG_CNT(&pThis->svga.StatRegFbOffsetRd, "VMSVGA/Reg/FbOffsetRead", "SVGA_REG_FB_OFFSET reads.");
6938 REG_CNT(&pThis->svga.StatRegFbSizeRd, "VMSVGA/Reg/FbSizeRead", "SVGA_REG_FB_SIZE reads.");
6939 REG_CNT(&pThis->svga.StatRegFbStartRd, "VMSVGA/Reg/FbStartRead", "SVGA_REG_FB_START reads.");
6940 REG_CNT(&pThis->svga.StatRegGmrIdRd, "VMSVGA/Reg/GmrIdRead", "SVGA_REG_GMR_ID reads.");
6941 REG_CNT(&pThis->svga.StatRegGmrMaxDescriptorLengthRd, "VMSVGA/Reg/GmrMaxDescriptorLengthRead", "SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH reads.");
6942 REG_CNT(&pThis->svga.StatRegGmrMaxIdsRd, "VMSVGA/Reg/GmrMaxIdsRead", "SVGA_REG_GMR_MAX_IDS reads.");
6943 REG_CNT(&pThis->svga.StatRegGmrsMaxPagesRd, "VMSVGA/Reg/GmrsMaxPagesRead", "SVGA_REG_GMRS_MAX_PAGES reads.");
6944 REG_CNT(&pThis->svga.StatRegGreenMaskRd, "VMSVGA/Reg/GreenMaskRead", "SVGA_REG_GREEN_MASK reads.");
6945 REG_CNT(&pThis->svga.StatRegGuestIdRd, "VMSVGA/Reg/GuestIdRead", "SVGA_REG_GUEST_ID reads.");
6946 REG_CNT(&pThis->svga.StatRegHeightRd, "VMSVGA/Reg/HeightRead", "SVGA_REG_HEIGHT reads.");
6947 REG_CNT(&pThis->svga.StatRegHostBitsPerPixelRd, "VMSVGA/Reg/HostBitsPerPixelRead", "SVGA_REG_HOST_BITS_PER_PIXEL reads.");
6948 REG_CNT(&pThis->svga.StatRegIdRd, "VMSVGA/Reg/IdRead", "SVGA_REG_ID reads.");
6949 REG_CNT(&pThis->svga.StatRegIrqMaskRd, "VMSVGA/Reg/IrqMaskRead", "SVGA_REG_IRQ_MASK reads.");
6950 REG_CNT(&pThis->svga.StatRegMaxHeightRd, "VMSVGA/Reg/MaxHeightRead", "SVGA_REG_MAX_HEIGHT reads.");
6951 REG_CNT(&pThis->svga.StatRegMaxWidthRd, "VMSVGA/Reg/MaxWidthRead", "SVGA_REG_MAX_WIDTH reads.");
6952 REG_CNT(&pThis->svga.StatRegMemorySizeRd, "VMSVGA/Reg/MemorySizeRead", "SVGA_REG_MEMORY_SIZE reads.");
6953 REG_CNT(&pThis->svga.StatRegMemRegsRd, "VMSVGA/Reg/MemRegsRead", "SVGA_REG_MEM_REGS reads.");
6954 REG_CNT(&pThis->svga.StatRegMemSizeRd, "VMSVGA/Reg/MemSizeRead", "SVGA_REG_MEM_SIZE reads.");
6955 REG_CNT(&pThis->svga.StatRegMemStartRd, "VMSVGA/Reg/MemStartRead", "SVGA_REG_MEM_START reads.");
6956 REG_CNT(&pThis->svga.StatRegNumDisplaysRd, "VMSVGA/Reg/NumDisplaysRead", "SVGA_REG_NUM_DISPLAYS reads.");
6957 REG_CNT(&pThis->svga.StatRegNumGuestDisplaysRd, "VMSVGA/Reg/NumGuestDisplaysRead", "SVGA_REG_NUM_GUEST_DISPLAYS reads.");
6958 REG_CNT(&pThis->svga.StatRegPaletteRd, "VMSVGA/Reg/PaletteRead", "SVGA_REG_PLAETTE_XXXX reads.");
6959 REG_CNT(&pThis->svga.StatRegPitchLockRd, "VMSVGA/Reg/PitchLockRead", "SVGA_REG_PITCHLOCK reads.");
6960 REG_CNT(&pThis->svga.StatRegPsuedoColorRd, "VMSVGA/Reg/PsuedoColorRead", "SVGA_REG_PSEUDOCOLOR reads.");
6961 REG_CNT(&pThis->svga.StatRegRedMaskRd, "VMSVGA/Reg/RedMaskRead", "SVGA_REG_RED_MASK reads.");
6962 REG_CNT(&pThis->svga.StatRegScratchRd, "VMSVGA/Reg/ScratchRead", "SVGA_REG_SCRATCH reads.");
6963 REG_CNT(&pThis->svga.StatRegScratchSizeRd, "VMSVGA/Reg/ScratchSizeRead", "SVGA_REG_SCRATCH_SIZE reads.");
6964 REG_CNT(&pThis->svga.StatRegSyncRd, "VMSVGA/Reg/SyncRead", "SVGA_REG_SYNC reads.");
6965 REG_CNT(&pThis->svga.StatRegTopRd, "VMSVGA/Reg/TopRead", "SVGA_REG_TOP reads.");
6966 REG_CNT(&pThis->svga.StatRegTracesRd, "VMSVGA/Reg/TracesRead", "SVGA_REG_TRACES reads.");
6967 REG_CNT(&pThis->svga.StatRegUnknownRd, "VMSVGA/Reg/UnknownRead", "SVGA_REG_UNKNOWN reads.");
6968 REG_CNT(&pThis->svga.StatRegVramSizeRd, "VMSVGA/Reg/VramSizeRead", "SVGA_REG_VRAM_SIZE reads.");
6969 REG_CNT(&pThis->svga.StatRegWidthRd, "VMSVGA/Reg/WidthRead", "SVGA_REG_WIDTH reads.");
6970 REG_CNT(&pThis->svga.StatRegWriteOnlyRd, "VMSVGA/Reg/WriteOnlyRead", "Write-only SVGA_REG_XXXX reads.");
6971 REG_CNT(&pThis->svga.StatRegCommandLowRd, "VMSVGA/Reg/CommandLowRead", "SVGA_REG_COMMAND_LOW reads.");
6972 REG_CNT(&pThis->svga.StatRegCommandHighRd, "VMSVGA/Reg/CommandHighRead", "SVGA_REG_COMMAND_HIGH reads.");
6973 REG_CNT(&pThis->svga.StatRegMaxPrimBBMemRd, "VMSVGA/Reg/MaxPrimBBMemRead", "SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM reads.");
6974 REG_CNT(&pThis->svga.StatRegGBMemSizeRd, "VMSVGA/Reg/GBMemSizeRead", "SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB reads.");
6975 REG_CNT(&pThis->svga.StatRegDevCapRd, "VMSVGA/Reg/DevCapRead", "SVGA_REG_DEV_CAP reads.");
6976 REG_CNT(&pThis->svga.StatRegCmdPrependLowRd, "VMSVGA/Reg/CmdPrependLowRead", "SVGA_REG_CMD_PREPEND_LOW reads.");
6977 REG_CNT(&pThis->svga.StatRegCmdPrependHighRd, "VMSVGA/Reg/CmdPrependHighRead", "SVGA_REG_CMD_PREPEND_HIGH reads.");
6978 REG_CNT(&pThis->svga.StatRegScrnTgtMaxWidthRd, "VMSVGA/Reg/ScrnTgtMaxWidthRead", "SVGA_REG_SCREENTARGET_MAX_WIDTH reads.");
6979 REG_CNT(&pThis->svga.StatRegScrnTgtMaxHeightRd, "VMSVGA/Reg/ScrnTgtMaxHeightRead", "SVGA_REG_SCREENTARGET_MAX_HEIGHT reads.");
6980 REG_CNT(&pThis->svga.StatRegMobMaxSizeRd, "VMSVGA/Reg/MobMaxSizeRead", "SVGA_REG_MOB_MAX_SIZE reads.");
6981
6982 REG_PRF(&pSVGAState->StatBusyDelayEmts, "VMSVGA/EmtDelayOnBusyFifo", "Time we've delayed EMTs because of busy FIFO thread.");
6983 REG_CNT(&pSVGAState->StatFifoCommands, "VMSVGA/FifoCommands", "FIFO command counter.");
6984 REG_CNT(&pSVGAState->StatFifoErrors, "VMSVGA/FifoErrors", "FIFO error counter.");
6985 REG_CNT(&pSVGAState->StatFifoUnkCmds, "VMSVGA/FifoUnknownCommands", "FIFO unknown command counter.");
6986 REG_CNT(&pSVGAState->StatFifoTodoTimeout, "VMSVGA/FifoTodoTimeout", "Number of times we discovered pending work after a wait timeout.");
6987 REG_CNT(&pSVGAState->StatFifoTodoWoken, "VMSVGA/FifoTodoWoken", "Number of times we discovered pending work after being woken up.");
6988 REG_PRF(&pSVGAState->StatFifoStalls, "VMSVGA/FifoStalls", "Profiling of FIFO stalls (waiting for guest to finish copying data).");
6989 REG_PRF(&pSVGAState->StatFifoExtendedSleep, "VMSVGA/FifoExtendedSleep", "Profiling FIFO sleeps relying on the refresh timer and/or access handler.");
6990# if defined(VMSVGA_USE_FIFO_ACCESS_HANDLER) || defined(DEBUG_FIFO_ACCESS)
6991 REG_CNT(&pSVGAState->StatFifoAccessHandler, "VMSVGA/FifoAccessHandler", "Number of times the FIFO access handler triggered.");
6992# endif
6993 REG_CNT(&pSVGAState->StatFifoCursorFetchAgain, "VMSVGA/FifoCursorFetchAgain", "Times the cursor update counter changed while reading.");
6994 REG_CNT(&pSVGAState->StatFifoCursorNoChange, "VMSVGA/FifoCursorNoChange", "No cursor position change event though the update counter was modified.");
6995 REG_CNT(&pSVGAState->StatFifoCursorPosition, "VMSVGA/FifoCursorPosition", "Cursor position and visibility changes.");
6996 REG_CNT(&pSVGAState->StatFifoCursorVisiblity, "VMSVGA/FifoCursorVisiblity", "Cursor visibility changes.");
6997 REG_CNT(&pSVGAState->StatFifoWatchdogWakeUps, "VMSVGA/FifoWatchdogWakeUps", "Number of times the FIFO refresh poller/watchdog woke up the FIFO thread.");
6998
6999# undef REG_CNT
7000# undef REG_PRF
7001
7002 /*
7003 * Info handlers.
7004 */
7005 PDMDevHlpDBGFInfoRegister(pDevIns, "vmsvga", "Basic VMSVGA device state details", vmsvgaR3Info);
7006# ifdef VBOX_WITH_VMSVGA3D
7007 PDMDevHlpDBGFInfoRegister(pDevIns, "vmsvga3dctx", "VMSVGA 3d context details. Accepts 'terse'.", vmsvgaR3Info3dContext);
7008 PDMDevHlpDBGFInfoRegister(pDevIns, "vmsvga3dsfc",
7009 "VMSVGA 3d surface details. "
7010 "Accepts 'terse', 'invy', and one of 'tiny', 'medium', 'normal', 'big', 'huge', or 'gigantic'.",
7011 vmsvgaR3Info3dSurface);
7012 PDMDevHlpDBGFInfoRegister(pDevIns, "vmsvga3dsurf",
7013 "VMSVGA 3d surface details and bitmap: "
7014 "sid[>dir]",
7015 vmsvgaR3Info3dSurfaceBmp);
7016# endif
7017
7018 return VINF_SUCCESS;
7019}
7020
7021/* Initialize 3D backend, set device capabilities and call pfnPowerOn callback of 3D backend.
7022 *
7023 * @param pDevIns The device instance.
7024 * @param pThis The shared VGA/VMSVGA instance data.
7025 * @param pThisCC The VGA/VMSVGA state for ring-3.
7026 * @param fLoadState Whether saved state is being loaded.
7027 */
7028static void vmsvgaR3PowerOnDevice(PPDMDEVINS pDevIns, PVGASTATE pThis, PVGASTATECC pThisCC, bool fLoadState)
7029{
7030# ifdef VBOX_WITH_VMSVGA3D
7031 if (pThis->svga.f3DEnabled)
7032 {
7033 /* Load a 3D backend. */
7034 int rc = vmsvgaR3Init3dInterfaces(pDevIns, pThis, pThisCC);
7035 if (RT_FAILURE(rc))
7036 {
7037 LogRel(("VMSVGA3d: 3D support disabled! (vmsvga3dInit -> %Rrc)\n", rc));
7038 pThis->svga.f3DEnabled = false;
7039 }
7040 }
7041# endif
7042
7043# if defined(VBOX_WITH_VMSVGA3D) && defined(RT_OS_LINUX)
7044 if (pThis->svga.f3DEnabled)
7045 {
7046 /* The FIFO thread may use X API for accelerated screen output. */
7047 /* This must be done after backend initialization by vmsvgaR3Init3dInterfaces,
7048 * because it dynamically resolves XInitThreads.
7049 */
7050 XInitThreads();
7051 }
7052# endif
7053
7054 if (!fLoadState)
7055 {
7056 vmsvgaR3InitFIFO(pThis, pThisCC);
7057 vmsvgaR3GetCaps(pThis, pThisCC, &pThis->svga.u32DeviceCaps, &pThis->svga.u32DeviceCaps2, &pThisCC->svga.pau32FIFO[SVGA_FIFO_CAPABILITIES]);
7058 }
7059# ifdef DEBUG
7060 else
7061 {
7062 /* If saved state is being loaded then FIFO and caps are already restored. */
7063 uint32_t u32DeviceCaps = 0;
7064 uint32_t u32DeviceCaps2 = 0;
7065 uint32_t u32FIFOCaps = 0;
7066 vmsvgaR3GetCaps(pThis, pThisCC, &u32DeviceCaps, &u32DeviceCaps2, &u32FIFOCaps);
7067
7068 /* Capabilities should not change normally. */
7069 Assert( pThis->svga.u32DeviceCaps == u32DeviceCaps
7070 && pThis->svga.u32DeviceCaps2 == u32DeviceCaps2
7071 && pThisCC->svga.pau32FIFO[SVGA_FIFO_CAPABILITIES] == u32FIFOCaps);
7072 }
7073#endif
7074
7075# ifdef VBOX_WITH_VMSVGA3D
7076 if (pThis->svga.f3DEnabled)
7077 {
7078 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
7079 int rc = pSVGAState->pFuncs3D->pfnPowerOn(pDevIns, pThis, pThisCC);
7080 if (RT_SUCCESS(rc))
7081 {
7082 /* Initialize FIFO 3D capabilities. */
7083 vmsvgaR3InitFifo3DCaps(pThis, pThisCC);
7084 }
7085 else
7086 {
7087 LogRel(("VMSVGA3d: 3D support disabled! (vmsvga3dPowerOn -> %Rrc)\n", rc));
7088 pThis->svga.f3DEnabled = false;
7089 }
7090 }
7091# else /* !VBOX_WITH_VMSVGA3D */
7092 RT_NOREF(pDevIns);
7093# endif /* !VBOX_WITH_VMSVGA3D */
7094}
7095
7096
7097/**
7098 * Power On notification.
7099 *
7100 * @returns VBox status code.
7101 * @param pDevIns The device instance data.
7102 *
7103 * @remarks Caller enters the device critical section.
7104 */
7105DECLCALLBACK(void) vmsvgaR3PowerOn(PPDMDEVINS pDevIns)
7106{
7107 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
7108 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
7109
7110 vmsvgaR3PowerOnDevice(pDevIns, pThis, pThisCC, /*fLoadState=*/ false);
7111}
7112
7113/**
7114 * Power Off notification.
7115 *
7116 * @param pDevIns The device instance data.
7117 *
7118 * @remarks Caller enters the device critical section.
7119 */
7120DECLCALLBACK(void) vmsvgaR3PowerOff(PPDMDEVINS pDevIns)
7121{
7122 PVGASTATE pThis = PDMDEVINS_2_DATA(pDevIns, PVGASTATE);
7123 PVGASTATECC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PVGASTATECC);
7124
7125 /*
7126 * Notify the FIFO thread.
7127 */
7128 if (pThisCC->svga.pFIFOIOThread)
7129 {
7130 /* Hack around a deadlock:
7131 * - the caller holds the device critsect;
7132 * - FIFO thread may attempt to enter the critsect too (when raising an IRQ).
7133 */
7134 PDMDevHlpCritSectLeave(pDevIns, &pThis->CritSect);
7135
7136 int rc = vmsvgaR3RunExtCmdOnFifoThread(pDevIns, pThis, pThisCC, VMSVGA_FIFO_EXTCMD_POWEROFF,
7137 NULL /*pvParam*/, 30000 /*ms*/);
7138 AssertLogRelRC(rc);
7139
7140 int const rcLock = PDMDevHlpCritSectEnter(pDevIns, &pThis->CritSect, VERR_IGNORED);
7141 PDM_CRITSECT_RELEASE_ASSERT_RC_DEV(pDevIns, &pThis->CritSect, rcLock);
7142 }
7143}
7144
7145#endif /* IN_RING3 */
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette