VirtualBox

source: vbox/trunk/src/VBox/Devices/Graphics/DevVGA-SVGA-cmd.cpp@ 104846

最後變更 在這個檔案從104846是 104806,由 vboxsync 提交於 10 月 前

Devices/Graphics: debug logging (build fix)

  • 屬性 svn:eol-style 設為 native
  • 屬性 svn:keywords 設為 Author Date Id Revision
檔案大小: 312.2 KB
 
1/* $Id: DevVGA-SVGA-cmd.cpp 104806 2024-05-28 17:21:07Z vboxsync $ */
2/** @file
3 * VMware SVGA device - implementation of VMSVGA commands.
4 */
5
6/*
7 * Copyright (C) 2013-2023 Oracle and/or its affiliates.
8 *
9 * This file is part of VirtualBox base platform packages, as
10 * available from https://www.alldomusa.eu.org.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation, in version 3 of the
15 * License.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, see <https://www.gnu.org/licenses>.
24 *
25 * SPDX-License-Identifier: GPL-3.0-only
26 */
27
28#ifndef IN_RING3
29# error "DevVGA-SVGA-cmd.cpp is only for ring-3 code"
30#endif
31
32
33#define LOG_GROUP LOG_GROUP_DEV_VMSVGA
34#include <iprt/mem.h>
35#include <VBox/AssertGuest.h>
36#include <VBox/log.h>
37#include <VBox/vmm/pdmdev.h>
38#include <VBoxVideo.h>
39
40/* should go BEFORE any other DevVGA include to make all DevVGA.h config defines be visible */
41#include "DevVGA.h"
42
43/* Should be included after DevVGA.h/DevVGA-SVGA.h to pick all defines. */
44#ifdef VBOX_WITH_VMSVGA3D
45# include "DevVGA-SVGA3d.h"
46#endif
47#include "DevVGA-SVGA-internal.h"
48
49#include <iprt/formats/bmp.h>
50#include <stdio.h>
51
52#if defined(LOG_ENABLED) || defined(VBOX_STRICT)
53# define SVGA_CASE_ID2STR(idx) case idx: return #idx
54
55static const char *vmsvgaFifo3dCmdToString(SVGAFifo3dCmdId enmCmdId)
56{
57 switch (enmCmdId)
58 {
59 SVGA_CASE_ID2STR(SVGA_3D_CMD_LEGACY_BASE);
60 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DEFINE);
61 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DESTROY);
62 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_COPY);
63 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_STRETCHBLT);
64 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DMA);
65 SVGA_CASE_ID2STR(SVGA_3D_CMD_CONTEXT_DEFINE);
66 SVGA_CASE_ID2STR(SVGA_3D_CMD_CONTEXT_DESTROY);
67 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETTRANSFORM);
68 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETZRANGE);
69 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETRENDERSTATE);
70 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETRENDERTARGET);
71 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETTEXTURESTATE);
72 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETMATERIAL);
73 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETLIGHTDATA);
74 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETLIGHTENABLED);
75 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETVIEWPORT);
76 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETCLIPPLANE);
77 SVGA_CASE_ID2STR(SVGA_3D_CMD_CLEAR);
78 SVGA_CASE_ID2STR(SVGA_3D_CMD_PRESENT);
79 SVGA_CASE_ID2STR(SVGA_3D_CMD_SHADER_DEFINE);
80 SVGA_CASE_ID2STR(SVGA_3D_CMD_SHADER_DESTROY);
81 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_SHADER);
82 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_SHADER_CONST);
83 SVGA_CASE_ID2STR(SVGA_3D_CMD_DRAW_PRIMITIVES);
84 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETSCISSORRECT);
85 SVGA_CASE_ID2STR(SVGA_3D_CMD_BEGIN_QUERY);
86 SVGA_CASE_ID2STR(SVGA_3D_CMD_END_QUERY);
87 SVGA_CASE_ID2STR(SVGA_3D_CMD_WAIT_FOR_QUERY);
88 SVGA_CASE_ID2STR(SVGA_3D_CMD_PRESENT_READBACK);
89 SVGA_CASE_ID2STR(SVGA_3D_CMD_BLIT_SURFACE_TO_SCREEN);
90 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DEFINE_V2);
91 SVGA_CASE_ID2STR(SVGA_3D_CMD_GENERATE_MIPMAPS);
92 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD4); /* SVGA_3D_CMD_VIDEO_CREATE_DECODER */
93 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD5); /* SVGA_3D_CMD_VIDEO_DESTROY_DECODER */
94 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD6); /* SVGA_3D_CMD_VIDEO_CREATE_PROCESSOR */
95 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD7); /* SVGA_3D_CMD_VIDEO_DESTROY_PROCESSOR */
96 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD8); /* SVGA_3D_CMD_VIDEO_DECODE_START_FRAME */
97 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD9); /* SVGA_3D_CMD_VIDEO_DECODE_RENDER */
98 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD10); /* SVGA_3D_CMD_VIDEO_DECODE_END_FRAME */
99 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD11); /* SVGA_3D_CMD_VIDEO_PROCESS_FRAME */
100 SVGA_CASE_ID2STR(SVGA_3D_CMD_ACTIVATE_SURFACE);
101 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEACTIVATE_SURFACE);
102 SVGA_CASE_ID2STR(SVGA_3D_CMD_SCREEN_DMA);
103 SVGA_CASE_ID2STR(SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION); /* SVGA_3D_CMD_DEAD1 */
104 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD2);
105 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD12); /* Old SVGA_3D_CMD_LOGICOPS_BITBLT */
106 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD13); /* Old SVGA_3D_CMD_LOGICOPS_TRANSBLT */
107 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD14); /* Old SVGA_3D_CMD_LOGICOPS_STRETCHBLT */
108 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD15); /* Old SVGA_3D_CMD_LOGICOPS_COLORFILL */
109 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD16); /* Old SVGA_3D_CMD_LOGICOPS_ALPHABLEND */
110 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD17); /* Old SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND */
111 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_OTABLE_BASE);
112 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_OTABLE);
113 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_MOB);
114 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_MOB);
115 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD3);
116 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_MOB_MAPPING);
117 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE);
118 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_SURFACE);
119 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SURFACE);
120 SVGA_CASE_ID2STR(SVGA_3D_CMD_COND_BIND_GB_SURFACE);
121 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_IMAGE);
122 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_SURFACE);
123 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_IMAGE);
124 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_SURFACE);
125 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_IMAGE);
126 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_SURFACE);
127 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_CONTEXT);
128 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_CONTEXT);
129 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_CONTEXT);
130 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_CONTEXT);
131 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_CONTEXT);
132 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SHADER);
133 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_SHADER);
134 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SHADER);
135 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_OTABLE_BASE64);
136 SVGA_CASE_ID2STR(SVGA_3D_CMD_BEGIN_GB_QUERY);
137 SVGA_CASE_ID2STR(SVGA_3D_CMD_END_GB_QUERY);
138 SVGA_CASE_ID2STR(SVGA_3D_CMD_WAIT_FOR_GB_QUERY);
139 SVGA_CASE_ID2STR(SVGA_3D_CMD_NOP);
140 SVGA_CASE_ID2STR(SVGA_3D_CMD_ENABLE_GART);
141 SVGA_CASE_ID2STR(SVGA_3D_CMD_DISABLE_GART);
142 SVGA_CASE_ID2STR(SVGA_3D_CMD_MAP_MOB_INTO_GART);
143 SVGA_CASE_ID2STR(SVGA_3D_CMD_UNMAP_GART_RANGE);
144 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SCREENTARGET);
145 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_SCREENTARGET);
146 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SCREENTARGET);
147 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_SCREENTARGET);
148 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_IMAGE_PARTIAL);
149 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_IMAGE_PARTIAL);
150 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_GB_SHADERCONSTS_INLINE);
151 SVGA_CASE_ID2STR(SVGA_3D_CMD_GB_SCREEN_DMA);
152 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SURFACE_WITH_PITCH);
153 SVGA_CASE_ID2STR(SVGA_3D_CMD_GB_MOB_FENCE);
154 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE_V2);
155 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_MOB64);
156 SVGA_CASE_ID2STR(SVGA_3D_CMD_REDEFINE_GB_MOB64);
157 SVGA_CASE_ID2STR(SVGA_3D_CMD_NOP_ERROR);
158 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_VERTEX_STREAMS);
159 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_VERTEX_DECLS);
160 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_VERTEX_DIVISORS);
161 SVGA_CASE_ID2STR(SVGA_3D_CMD_DRAW);
162 SVGA_CASE_ID2STR(SVGA_3D_CMD_DRAW_INDEXED);
163 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_CONTEXT);
164 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_CONTEXT);
165 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_CONTEXT);
166 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_CONTEXT);
167 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_INVALIDATE_CONTEXT);
168 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SINGLE_CONSTANT_BUFFER);
169 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SHADER_RESOURCES);
170 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SHADER);
171 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SAMPLERS);
172 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW);
173 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INDEXED);
174 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INSTANCED);
175 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED);
176 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_AUTO);
177 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_INPUT_LAYOUT);
178 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_VERTEX_BUFFERS);
179 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_INDEX_BUFFER);
180 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_TOPOLOGY);
181 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_RENDERTARGETS);
182 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_BLEND_STATE);
183 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_DEPTHSTENCIL_STATE);
184 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_RASTERIZER_STATE);
185 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_QUERY);
186 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_QUERY);
187 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_QUERY);
188 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_QUERY_OFFSET);
189 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BEGIN_QUERY);
190 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_END_QUERY);
191 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_QUERY);
192 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_PREDICATION);
193 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SOTARGETS);
194 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_VIEWPORTS);
195 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SCISSORRECTS);
196 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_RENDERTARGET_VIEW);
197 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_DEPTHSTENCIL_VIEW);
198 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_COPY_REGION);
199 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_COPY);
200 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRESENTBLT);
201 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_GENMIPS);
202 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_UPDATE_SUBRESOURCE);
203 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_SUBRESOURCE);
204 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_INVALIDATE_SUBRESOURCE);
205 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_SHADERRESOURCE_VIEW);
206 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_SHADERRESOURCE_VIEW);
207 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_RENDERTARGET_VIEW);
208 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_RENDERTARGET_VIEW);
209 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW);
210 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_VIEW);
211 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_ELEMENTLAYOUT);
212 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_ELEMENTLAYOUT);
213 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_BLEND_STATE);
214 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_BLEND_STATE);
215 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_STATE);
216 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_STATE);
217 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_RASTERIZER_STATE);
218 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_RASTERIZER_STATE);
219 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_SAMPLER_STATE);
220 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_SAMPLER_STATE);
221 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_SHADER);
222 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_SHADER);
223 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_SHADER);
224 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT);
225 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_STREAMOUTPUT);
226 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_STREAMOUTPUT);
227 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_COTABLE);
228 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_COTABLE);
229 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BUFFER_COPY);
230 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_TRANSFER_FROM_BUFFER);
231 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SURFACE_COPY_AND_READBACK);
232 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_MOVE_QUERY);
233 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_ALL_QUERY);
234 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_ALL_QUERY);
235 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_TRANSFER_FROM_BUFFER);
236 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_MOB_FENCE_64);
237 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_ALL_SHADER);
238 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_HINT);
239 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BUFFER_UPDATE);
240 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_VS_CONSTANT_BUFFER_OFFSET);
241 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_PS_CONSTANT_BUFFER_OFFSET);
242 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_GS_CONSTANT_BUFFER_OFFSET);
243 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_HS_CONSTANT_BUFFER_OFFSET);
244 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_DS_CONSTANT_BUFFER_OFFSET);
245 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_CS_CONSTANT_BUFFER_OFFSET);
246 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_COND_BIND_ALL_SHADER);
247 SVGA_CASE_ID2STR(SVGA_3D_CMD_SCREEN_COPY);
248 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED1);
249 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2);
250 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED3);
251 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED4);
252 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED5);
253 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED6);
254 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED7);
255 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED8);
256 SVGA_CASE_ID2STR(SVGA_3D_CMD_GROW_OTABLE);
257 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_GROW_COTABLE);
258 SVGA_CASE_ID2STR(SVGA_3D_CMD_INTRA_SURFACE_COPY);
259 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE_V3);
260 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_RESOLVE_COPY);
261 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_RESOLVE_COPY);
262 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_CONVERT_REGION);
263 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_CONVERT);
264 SVGA_CASE_ID2STR(SVGA_3D_CMD_WHOLE_SURFACE_COPY);
265 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_UA_VIEW);
266 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_UA_VIEW);
267 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_UA_VIEW_UINT);
268 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_UA_VIEW_FLOAT);
269 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_COPY_STRUCTURE_COUNT);
270 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_UA_VIEWS);
271 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED_INDIRECT);
272 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INSTANCED_INDIRECT);
273 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DISPATCH);
274 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DISPATCH_INDIRECT);
275 SVGA_CASE_ID2STR(SVGA_3D_CMD_WRITE_ZERO_SURFACE);
276 SVGA_CASE_ID2STR(SVGA_3D_CMD_HINT_ZERO_SURFACE);
277 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_TRANSFER_TO_BUFFER);
278 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_STRUCTURE_COUNT);
279 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_BITBLT);
280 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_TRANSBLT);
281 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_STRETCHBLT);
282 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_COLORFILL);
283 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_ALPHABLEND);
284 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND);
285 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_1);
286 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_2);
287 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE_V4);
288 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_CS_UA_VIEWS);
289 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_MIN_LOD);
290 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_3);
291 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_4);
292 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW_V2);
293 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT_WITH_MOB);
294 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SHADER_IFACE);
295 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_STREAMOUTPUT);
296 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_STRETCHBLT_NON_MS_TO_MS);
297 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_SHADER_IFACE);
298 SVGA_CASE_ID2STR(SVGA_3D_CMD_MAX);
299 SVGA_CASE_ID2STR(SVGA_3D_CMD_FUTURE_MAX);
300
301 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR);
302 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER_OUTPUT_VIEW);
303 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER);
304 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_DECODER_BEGIN_FRAME);
305 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_DECODER_SUBMIT_BUFFERS);
306 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_DECODER_END_FRAME);
307 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_INPUT_VIEW);
308 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_OUTPUT_VIEW);
309 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_BLT);
310 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER);
311 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER_OUTPUT_VIEW);
312 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR);
313 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_INPUT_VIEW);
314 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_OUTPUT_VIEW);
315 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_TARGET_RECT);
316 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_BACKGROUND_COLOR);
317 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_COLOR_SPACE);
318 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_ALPHA_FILL_MODE);
319 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_CONSTRICTION);
320 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_STEREO_MODE);
321 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FRAME_FORMAT);
322 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_COLOR_SPACE);
323 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_OUTPUT_RATE);
324 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_SOURCE_RECT);
325 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_DEST_RECT);
326 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ALPHA);
327 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PALETTE);
328 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PIXEL_ASPECT_RATIO);
329 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_LUMA_KEY);
330 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_STEREO_FORMAT);
331 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_AUTO_PROCESSING_MODE);
332 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FILTER);
333 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ROTATION);
334 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_GET_VIDEO_CAPABILITY);
335 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_RTV);
336 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_UAV);
337 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_VDOV);
338 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_VPIV);
339 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_VPOV);
340 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_MAX);
341#ifndef DEBUG_sunlover
342 default: break; /* Compiler warning. */
343#endif
344 }
345 return "UNKNOWN_3D";
346}
347
348/**
349 * FIFO command name lookup
350 *
351 * @returns FIFO command string or "UNKNOWN"
352 * @param u32Cmd FIFO command
353 */
354const char *vmsvgaR3FifoCmdToString(uint32_t u32Cmd)
355{
356 switch (u32Cmd)
357 {
358 SVGA_CASE_ID2STR(SVGA_CMD_INVALID_CMD);
359 SVGA_CASE_ID2STR(SVGA_CMD_UPDATE);
360 SVGA_CASE_ID2STR(SVGA_CMD_RECT_FILL);
361 SVGA_CASE_ID2STR(SVGA_CMD_RECT_COPY);
362 SVGA_CASE_ID2STR(SVGA_CMD_RECT_ROP_COPY);
363 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_CURSOR);
364 SVGA_CASE_ID2STR(SVGA_CMD_DISPLAY_CURSOR);
365 SVGA_CASE_ID2STR(SVGA_CMD_MOVE_CURSOR);
366 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_ALPHA_CURSOR);
367 SVGA_CASE_ID2STR(SVGA_CMD_UPDATE_VERBOSE);
368 SVGA_CASE_ID2STR(SVGA_CMD_FRONT_ROP_FILL);
369 SVGA_CASE_ID2STR(SVGA_CMD_FENCE);
370 SVGA_CASE_ID2STR(SVGA_CMD_ESCAPE);
371 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_SCREEN);
372 SVGA_CASE_ID2STR(SVGA_CMD_DESTROY_SCREEN);
373 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_GMRFB);
374 SVGA_CASE_ID2STR(SVGA_CMD_BLIT_GMRFB_TO_SCREEN);
375 SVGA_CASE_ID2STR(SVGA_CMD_BLIT_SCREEN_TO_GMRFB);
376 SVGA_CASE_ID2STR(SVGA_CMD_ANNOTATION_FILL);
377 SVGA_CASE_ID2STR(SVGA_CMD_ANNOTATION_COPY);
378 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_GMR2);
379 SVGA_CASE_ID2STR(SVGA_CMD_REMAP_GMR2);
380 SVGA_CASE_ID2STR(SVGA_CMD_DEAD);
381 SVGA_CASE_ID2STR(SVGA_CMD_DEAD_2);
382 SVGA_CASE_ID2STR(SVGA_CMD_NOP);
383 SVGA_CASE_ID2STR(SVGA_CMD_NOP_ERROR);
384 SVGA_CASE_ID2STR(SVGA_CMD_MAX);
385 default:
386 if ( (u32Cmd >= SVGA_3D_CMD_BASE && u32Cmd < SVGA_3D_CMD_MAX)
387 || (u32Cmd >= VBSVGA_3D_CMD_BASE && u32Cmd < VBSVGA_3D_CMD_MAX))
388 return vmsvgaFifo3dCmdToString((SVGAFifo3dCmdId)u32Cmd);
389 }
390 return "UNKNOWN";
391}
392# undef SVGA_CASE_ID2STR
393#endif /* LOG_ENABLED || VBOX_STRICT */
394
395
396/*
397 *
398 * Guest-Backed Objects (GBO).
399 *
400 */
401
402#ifdef VBOX_WITH_VMSVGA3D
403
404static int vmsvgaR3GboCreate(PVMSVGAR3STATE pSvgaR3State, SVGAMobFormat ptDepth, PPN64 baseAddress, uint32_t sizeInBytes, PVMSVGAGBO pGbo)
405{
406 ASSERT_GUEST_RETURN(sizeInBytes <= _128M, VERR_INVALID_PARAMETER); /** @todo Less than SVGA_REG_MOB_MAX_SIZE */
407
408 /*
409 * The 'baseAddress' is a page number and points to the 'root page' of the GBO.
410 * Content of the root page depends on the ptDepth value:
411 * SVGA3D_MOBFMT_PTDEPTH[64]_0 - the only data page;
412 * SVGA3D_MOBFMT_PTDEPTH[64]_1 - array of page numbers for data pages;
413 * SVGA3D_MOBFMT_PTDEPTH[64]_2 - array of page numbers for SVGA3D_MOBFMT_PTDEPTH[64]_1 pages.
414 * The code below extracts the page addresses of the GBO.
415 */
416
417 /* Verify and normalize the ptDepth value. */
418 bool fGCPhys64; /* Whether the page table contains 64 bit page numbers. */
419 if (RT_LIKELY( ptDepth == SVGA3D_MOBFMT_PTDEPTH64_0
420 || ptDepth == SVGA3D_MOBFMT_PTDEPTH64_1
421 || ptDepth == SVGA3D_MOBFMT_PTDEPTH64_2))
422 fGCPhys64 = true;
423 else if ( ptDepth == SVGA3D_MOBFMT_PTDEPTH_0
424 || ptDepth == SVGA3D_MOBFMT_PTDEPTH_1
425 || ptDepth == SVGA3D_MOBFMT_PTDEPTH_2)
426 {
427 fGCPhys64 = false;
428 /* Shift ptDepth to the SVGA3D_MOBFMT_PTDEPTH64_x range. */
429 ptDepth = (SVGAMobFormat)(ptDepth + SVGA3D_MOBFMT_PTDEPTH64_0 - SVGA3D_MOBFMT_PTDEPTH_0);
430 }
431 else if (ptDepth == SVGA3D_MOBFMT_RANGE)
432 fGCPhys64 = false; /* Does not matter, there is no page table. */
433 else
434 ASSERT_GUEST_FAILED_RETURN(VERR_INVALID_PARAMETER);
435
436 uint32_t const cPPNsPerPage = X86_PAGE_SIZE / (fGCPhys64 ? sizeof(PPN64) : sizeof(PPN));
437
438 pGbo->cbTotal = sizeInBytes;
439 pGbo->cTotalPages = (sizeInBytes + X86_PAGE_SIZE - 1) >> X86_PAGE_SHIFT;
440
441 /* Allocate the maximum amount possible (everything non-continuous) */
442 PVMSVGAGBODESCRIPTOR paDescriptors = (PVMSVGAGBODESCRIPTOR)RTMemAlloc(pGbo->cTotalPages * sizeof(VMSVGAGBODESCRIPTOR));
443 AssertReturn(paDescriptors, VERR_NO_MEMORY);
444
445 int rc = VINF_SUCCESS;
446 if (ptDepth == SVGA3D_MOBFMT_PTDEPTH64_0)
447 {
448 ASSERT_GUEST_STMT_RETURN(pGbo->cTotalPages == 1,
449 RTMemFree(paDescriptors),
450 VERR_INVALID_PARAMETER);
451
452 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
453 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
454 paDescriptors[0].GCPhys = GCPhys;
455 paDescriptors[0].cPages = 1;
456 }
457 else if (ptDepth == SVGA3D_MOBFMT_PTDEPTH64_1)
458 {
459 ASSERT_GUEST_STMT_RETURN(pGbo->cTotalPages <= cPPNsPerPage,
460 RTMemFree(paDescriptors),
461 VERR_INVALID_PARAMETER);
462
463 /* Read the root page. */
464 uint8_t au8RootPage[X86_PAGE_SIZE];
465 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
466 rc = PDMDevHlpPCIPhysRead(pSvgaR3State->pDevIns, GCPhys, &au8RootPage, sizeof(au8RootPage));
467 if (RT_SUCCESS(rc))
468 {
469 PPN64 *paPPN64 = (PPN64 *)&au8RootPage[0];
470 PPN *paPPN32 = (PPN *)&au8RootPage[0];
471 for (uint32_t iPPN = 0; iPPN < pGbo->cTotalPages; ++iPPN)
472 {
473 GCPhys = (RTGCPHYS)(fGCPhys64 ? paPPN64[iPPN] : paPPN32[iPPN]) << X86_PAGE_SHIFT;
474 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
475 paDescriptors[iPPN].GCPhys = GCPhys;
476 paDescriptors[iPPN].cPages = 1;
477 }
478 }
479 }
480 else if (ptDepth == SVGA3D_MOBFMT_PTDEPTH64_2)
481 {
482 ASSERT_GUEST_STMT_RETURN(pGbo->cTotalPages <= cPPNsPerPage * cPPNsPerPage,
483 RTMemFree(paDescriptors),
484 VERR_INVALID_PARAMETER);
485
486 /* Read the Level2 root page. */
487 uint8_t au8RootPageLevel2[X86_PAGE_SIZE];
488 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
489 rc = PDMDevHlpPCIPhysRead(pSvgaR3State->pDevIns, GCPhys, &au8RootPageLevel2, sizeof(au8RootPageLevel2));
490 if (RT_SUCCESS(rc))
491 {
492 uint32_t cPagesLeft = pGbo->cTotalPages;
493
494 PPN64 *paPPN64Level2 = (PPN64 *)&au8RootPageLevel2[0];
495 PPN *paPPN32Level2 = (PPN *)&au8RootPageLevel2[0];
496
497 uint32_t const cPPNsLevel2 = (pGbo->cTotalPages + cPPNsPerPage - 1) / cPPNsPerPage;
498 for (uint32_t iPPNLevel2 = 0; iPPNLevel2 < cPPNsLevel2; ++iPPNLevel2)
499 {
500 /* Read the Level1 root page. */
501 uint8_t au8RootPage[X86_PAGE_SIZE];
502 RTGCPHYS GCPhysLevel1 = (RTGCPHYS)(fGCPhys64 ? paPPN64Level2[iPPNLevel2] : paPPN32Level2[iPPNLevel2]) << X86_PAGE_SHIFT;
503 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
504 rc = PDMDevHlpPCIPhysRead(pSvgaR3State->pDevIns, GCPhysLevel1, &au8RootPage, sizeof(au8RootPage));
505 if (RT_SUCCESS(rc))
506 {
507 PPN64 *paPPN64 = (PPN64 *)&au8RootPage[0];
508 PPN *paPPN32 = (PPN *)&au8RootPage[0];
509
510 uint32_t const cPPNs = RT_MIN(cPagesLeft, cPPNsPerPage);
511 for (uint32_t iPPN = 0; iPPN < cPPNs; ++iPPN)
512 {
513 GCPhys = (RTGCPHYS)(fGCPhys64 ? paPPN64[iPPN] : paPPN32[iPPN]) << X86_PAGE_SHIFT;
514 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
515 paDescriptors[iPPN + iPPNLevel2 * cPPNsPerPage].GCPhys = GCPhys;
516 paDescriptors[iPPN + iPPNLevel2 * cPPNsPerPage].cPages = 1;
517 }
518 cPagesLeft -= cPPNs;
519 }
520 }
521 }
522 }
523 else if (ptDepth == SVGA3D_MOBFMT_RANGE)
524 {
525 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
526 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
527 paDescriptors[0].GCPhys = GCPhys;
528 paDescriptors[0].cPages = pGbo->cTotalPages;
529 }
530 else
531 {
532 AssertFailed();
533 return VERR_INTERNAL_ERROR; /* ptDepth should be already verified. */
534 }
535
536 /* Compress the descriptors. */
537 if (ptDepth != SVGA3D_MOBFMT_RANGE)
538 {
539 uint32_t iDescriptor = 0;
540 for (uint32_t i = 1; i < pGbo->cTotalPages; ++i)
541 {
542 /* Continuous physical memory? */
543 if (paDescriptors[i].GCPhys == paDescriptors[iDescriptor].GCPhys + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE)
544 {
545 Assert(paDescriptors[iDescriptor].cPages);
546 paDescriptors[iDescriptor].cPages++;
547 Log5Func(("Page %x GCPhys=%RGp successor\n", i, paDescriptors[i].GCPhys));
548 }
549 else
550 {
551 iDescriptor++;
552 paDescriptors[iDescriptor].GCPhys = paDescriptors[i].GCPhys;
553 paDescriptors[iDescriptor].cPages = 1;
554 Log5Func(("Page %x GCPhys=%RGp\n", i, paDescriptors[iDescriptor].GCPhys));
555 }
556 }
557
558 pGbo->cDescriptors = iDescriptor + 1;
559 Log5Func(("Nr of descriptors %d\n", pGbo->cDescriptors));
560 }
561 else
562 pGbo->cDescriptors = 1;
563
564 if (RT_LIKELY(pGbo->cDescriptors < pGbo->cTotalPages))
565 {
566 pGbo->paDescriptors = (PVMSVGAGBODESCRIPTOR)RTMemRealloc(paDescriptors, pGbo->cDescriptors * sizeof(VMSVGAGBODESCRIPTOR));
567 AssertReturn(pGbo->paDescriptors, VERR_NO_MEMORY);
568 }
569 else
570 pGbo->paDescriptors = paDescriptors;
571
572 pGbo->fGboFlags = 0;
573 pGbo->pvHost = NULL;
574
575 return VINF_SUCCESS;
576}
577
578
579static void vmsvgaR3GboDestroy(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
580{
581 RT_NOREF(pSvgaR3State);
582
583 if (RT_LIKELY(VMSVGA_IS_GBO_CREATED(pGbo)))
584 {
585 RTMemFree(pGbo->pvHost);
586 RTMemFree(pGbo->paDescriptors);
587 RT_ZERO(*pGbo);
588 }
589}
590
591/** @todo static void vmsvgaR3GboWriteProtect(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo, bool fWriteProtect) */
592
593typedef enum VMSVGAGboTransferDirection
594{
595 VMSVGAGboTransferDirection_Read,
596 VMSVGAGboTransferDirection_Write,
597} VMSVGAGboTransferDirection;
598
599static int vmsvgaR3GboTransfer(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo,
600 uint32_t off, void *pvData, uint32_t cbData,
601 VMSVGAGboTransferDirection enmDirection)
602{
603 //DEBUG_BREAKPOINT_TEST();
604 int rc = VINF_SUCCESS;
605 uint8_t *pu8CurrentHost = (uint8_t *)pvData;
606
607 /* Find the right descriptor */
608 PCVMSVGAGBODESCRIPTOR const paDescriptors = pGbo->paDescriptors;
609 uint32_t iDescriptor = 0; /* Index in the descriptor array. */
610 uint32_t offDescriptor = 0; /* GMR offset of the current descriptor. */
611 while (offDescriptor + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE <= off)
612 {
613 offDescriptor += paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE;
614 AssertReturn(offDescriptor < pGbo->cbTotal, VERR_INTERNAL_ERROR); /* overflow protection */
615 ++iDescriptor;
616 AssertReturn(iDescriptor < pGbo->cDescriptors, VERR_INTERNAL_ERROR);
617 }
618
619 while (cbData)
620 {
621 uint32_t cbToCopy;
622 if (off + cbData <= offDescriptor + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE)
623 cbToCopy = cbData;
624 else
625 {
626 cbToCopy = (offDescriptor + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE - off);
627 AssertReturn(cbToCopy <= cbData, VERR_INVALID_PARAMETER);
628 }
629
630 RTGCPHYS const GCPhys = paDescriptors[iDescriptor].GCPhys + off - offDescriptor;
631 Log5Func(("%s phys=%RGp\n", (enmDirection == VMSVGAGboTransferDirection_Read) ? "READ" : "WRITE", GCPhys));
632
633 /*
634 * We are deliberately using the non-PCI version of PDMDevHlpPCIPhys[Read|Write] as the
635 * guest-side VMSVGA driver seems to allocate non-DMA (regular physical) addresses,
636 * see @bugref{9654#c75}.
637 */
638 if (enmDirection == VMSVGAGboTransferDirection_Read)
639 rc = PDMDevHlpPhysRead(pSvgaR3State->pDevIns, GCPhys, pu8CurrentHost, cbToCopy);
640 else
641 rc = PDMDevHlpPhysWrite(pSvgaR3State->pDevIns, GCPhys, pu8CurrentHost, cbToCopy);
642 AssertRCBreak(rc);
643
644 cbData -= cbToCopy;
645 off += cbToCopy;
646 pu8CurrentHost += cbToCopy;
647
648 /* Go to the next descriptor if there's anything left. */
649 if (cbData)
650 {
651 offDescriptor += paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE;
652 AssertReturn(offDescriptor < pGbo->cbTotal, VERR_INTERNAL_ERROR);
653 ++iDescriptor;
654 AssertReturn(iDescriptor < pGbo->cDescriptors, VERR_INTERNAL_ERROR);
655 }
656 }
657 return rc;
658}
659
660
661static int vmsvgaR3GboWrite(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo,
662 uint32_t off, void const *pvData, uint32_t cbData)
663{
664 return vmsvgaR3GboTransfer(pSvgaR3State, pGbo,
665 off, (void *)pvData, cbData,
666 VMSVGAGboTransferDirection_Write);
667}
668
669
670static int vmsvgaR3GboRead(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo,
671 uint32_t off, void *pvData, uint32_t cbData)
672{
673 return vmsvgaR3GboTransfer(pSvgaR3State, pGbo,
674 off, pvData, cbData,
675 VMSVGAGboTransferDirection_Read);
676}
677
678
679static int vmsvgaR3GboBackingStoreCreate(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo, uint32_t cbValid)
680{
681 int rc;
682
683 /* Just reread the data if pvHost has been allocated already. */
684 if (!(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED))
685 pGbo->pvHost = RTMemAllocZ(pGbo->cbTotal);
686
687 if (pGbo->pvHost)
688 {
689 cbValid = RT_MIN(cbValid, pGbo->cbTotal);
690 rc = vmsvgaR3GboRead(pSvgaR3State, pGbo, 0, pGbo->pvHost, cbValid);
691 }
692 else
693 rc = VERR_NO_MEMORY;
694
695 if (RT_SUCCESS(rc))
696 pGbo->fGboFlags |= VMSVGAGBO_F_HOST_BACKED;
697 else
698 {
699 RTMemFree(pGbo->pvHost);
700 pGbo->pvHost = NULL;
701 }
702 return rc;
703}
704
705
706static void vmsvgaR3GboBackingStoreDelete(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
707{
708 RT_NOREF(pSvgaR3State);
709 AssertReturnVoid(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED);
710 RTMemFree(pGbo->pvHost);
711 pGbo->pvHost = NULL;
712 pGbo->fGboFlags &= ~VMSVGAGBO_F_HOST_BACKED;
713}
714
715
716static int vmsvgaR3GboBackingStoreWriteToGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
717{
718 AssertReturn(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED, VERR_INVALID_STATE);
719 return vmsvgaR3GboWrite(pSvgaR3State, pGbo, 0, pGbo->pvHost, pGbo->cbTotal);
720}
721
722
723static int vmsvgaR3GboBackingStoreReadFromGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
724{
725 AssertReturn(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED, VERR_INVALID_STATE);
726 return vmsvgaR3GboRead(pSvgaR3State, pGbo, 0, pGbo->pvHost, pGbo->cbTotal);
727}
728
729static int vmsvgaR3GboCopy(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboDst, uint32_t offDst,
730 PVMSVGAGBO pGboSrc, uint32_t offSrc, uint32_t cbCopy)
731{
732 uint32_t const cbTmpBuf = GUEST_PAGE_SIZE;
733 void *pvTmpBuf = RTMemTmpAlloc(cbTmpBuf);
734 AssertPtrReturn(pvTmpBuf, VERR_NO_MEMORY);
735
736 int rc = VINF_SUCCESS;
737 while (cbCopy > 0)
738 {
739 uint32_t const cbToCopy = RT_MIN(cbTmpBuf, cbCopy);
740
741 rc = vmsvgaR3GboRead(pSvgaR3State, pGboSrc, offSrc, pvTmpBuf, cbToCopy);
742 AssertRCBreak(rc);
743
744 rc = vmsvgaR3GboWrite(pSvgaR3State, pGboDst, offDst, pvTmpBuf, cbToCopy);
745 AssertRCBreak(rc);
746
747 offSrc += cbToCopy;
748 offDst += cbToCopy;
749 cbCopy -= cbToCopy;
750 }
751
752 RTMemTmpFree(pvTmpBuf);
753 return rc;
754}
755
756
757/*
758 *
759 * Object Tables.
760 *
761 */
762
763static int vmsvgaR3OTableSetOrGrow(PVMSVGAR3STATE pSvgaR3State, SVGAOTableType type, PPN64 baseAddress,
764 uint32_t sizeInBytes, uint32 validSizeInBytes, SVGAMobFormat ptDepth, bool fGrow)
765{
766 ASSERT_GUEST_RETURN(type < RT_ELEMENTS(pSvgaR3State->aGboOTables), VERR_INVALID_PARAMETER);
767 ASSERT_GUEST_RETURN(sizeInBytes >= validSizeInBytes, VERR_INVALID_PARAMETER);
768 RT_UNTRUSTED_VALIDATED_FENCE();
769
770 ASSERT_GUEST_RETURN(pSvgaR3State->aGboOTables[type].cbTotal >= validSizeInBytes, VERR_INVALID_PARAMETER);
771
772 if (sizeInBytes > 0)
773 {
774 /* Create a new guest backed object for the object table. */
775 VMSVGAGBO gbo;
776 int rc = vmsvgaR3GboCreate(pSvgaR3State, ptDepth, baseAddress, sizeInBytes, &gbo);
777 AssertRCReturn(rc, rc);
778
779 /* If the guest sets a new OTable (fGrow == false), then it has already copied the valid data to the new GBO. */
780 if (fGrow && validSizeInBytes)
781 {
782 /* Copy data from old gbo to the new one. */
783 rc = vmsvgaR3GboCopy(pSvgaR3State, &gbo, 0, &pSvgaR3State->aGboOTables[type], 0, validSizeInBytes);
784 AssertRCReturnStmt(rc, vmsvgaR3GboDestroy(pSvgaR3State, &gbo), rc);
785 }
786
787 vmsvgaR3GboDestroy(pSvgaR3State, &pSvgaR3State->aGboOTables[type]);
788 pSvgaR3State->aGboOTables[type] = gbo;
789
790 }
791 else
792 vmsvgaR3GboDestroy(pSvgaR3State, &pSvgaR3State->aGboOTables[type]);
793
794 return VINF_SUCCESS;
795}
796
797
798static int vmsvgaR3OTableVerifyIndex(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboOTable,
799 uint32_t idx, uint32_t cbEntry)
800{
801 RT_NOREF(pSvgaR3State);
802
803 /* The table must exist and the index must be within the table. */
804 ASSERT_GUEST_RETURN(VMSVGA_IS_GBO_CREATED(pGboOTable), VERR_INVALID_PARAMETER);
805 ASSERT_GUEST_RETURN(idx < pGboOTable->cbTotal / cbEntry, VERR_INVALID_PARAMETER);
806 RT_UNTRUSTED_VALIDATED_FENCE();
807 return VINF_SUCCESS;
808}
809
810
811static int vmsvgaR3OTableRead(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboOTable,
812 uint32_t idx, uint32_t cbEntry,
813 void *pvData, uint32_t cbData)
814{
815 AssertReturn(cbData <= cbEntry, VERR_INVALID_PARAMETER);
816
817 int rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, pGboOTable, idx, cbEntry);
818 if (RT_SUCCESS(rc))
819 {
820 uint32_t const off = idx * cbEntry;
821 rc = vmsvgaR3GboRead(pSvgaR3State, pGboOTable, off, pvData, cbData);
822 }
823 return rc;
824}
825
826static int vmsvgaR3OTableWrite(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboOTable,
827 uint32_t idx, uint32_t cbEntry,
828 void const *pvData, uint32_t cbData)
829{
830 AssertReturn(cbData <= cbEntry, VERR_INVALID_PARAMETER);
831
832 int rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, pGboOTable, idx, cbEntry);
833 if (RT_SUCCESS(rc))
834 {
835 uint32_t const off = idx * cbEntry;
836 rc = vmsvgaR3GboWrite(pSvgaR3State, pGboOTable, off, pvData, cbData);
837 }
838 return rc;
839}
840
841
842int vmsvgaR3OTableReadSurface(PVMSVGAR3STATE pSvgaR3State, uint32_t sid, SVGAOTableSurfaceEntry *pEntrySurface)
843{
844 return vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
845 sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, pEntrySurface, sizeof(SVGAOTableSurfaceEntry));
846}
847
848
849/*
850 *
851 * The guest's Memory OBjects (MOB).
852 *
853 */
854
855static int vmsvgaR3MobCreate(PVMSVGAR3STATE pSvgaR3State,
856 SVGAMobFormat ptDepth, PPN64 baseAddress, uint32_t sizeInBytes, SVGAMobId mobid,
857 PVMSVGAMOB pMob)
858{
859 RT_ZERO(*pMob);
860
861 /* Update the entry in the pSvgaR3State->pGboOTableMob. */
862 SVGAOTableMobEntry entry;
863 entry.ptDepth = ptDepth;
864 entry.sizeInBytes = sizeInBytes;
865 entry.base = baseAddress;
866 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
867 mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE, &entry, sizeof(entry));
868 if (RT_SUCCESS(rc))
869 {
870 /* Create the corresponding GBO. */
871 rc = vmsvgaR3GboCreate(pSvgaR3State, ptDepth, baseAddress, sizeInBytes, &pMob->Gbo);
872 if (RT_SUCCESS(rc))
873 {
874 /* If a mob with this id already exists, then delete it. */
875 PVMSVGAMOB pOldMob = (PVMSVGAMOB)RTAvlU32Remove(&pSvgaR3State->MOBTree, mobid);
876 if (pOldMob)
877 {
878 /* This should not happen. */
879 ASSERT_GUEST_FAILED();
880 RTListNodeRemove(&pOldMob->nodeLRU);
881 vmsvgaR3GboDestroy(pSvgaR3State, &pOldMob->Gbo);
882 RTMemFree(pOldMob);
883 }
884
885 /* Add to the tree of known MOBs and the LRU list. */
886 pMob->Core.Key = mobid;
887 if (RTAvlU32Insert(&pSvgaR3State->MOBTree, &pMob->Core))
888 {
889 RTListPrepend(&pSvgaR3State->MOBLRUList, &pMob->nodeLRU);
890 return VINF_SUCCESS;
891 }
892
893 AssertFailedStmt(rc = VERR_INVALID_STATE);
894 vmsvgaR3GboDestroy(pSvgaR3State, &pMob->Gbo);
895 }
896 }
897
898 return rc;
899}
900
901
902static void vmsvgaR3MobFree(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
903{
904 vmsvgaR3GboDestroy(pSvgaR3State, &pMob->Gbo);
905 RTMemFree(pMob);
906}
907
908
909static int vmsvgaR3MobDestroy(PVMSVGAR3STATE pSvgaR3State, SVGAMobId mobid)
910{
911 /* Update the entry in the pSvgaR3State->pGboOTableMob. */
912 SVGAOTableMobEntry entry;
913 RT_ZERO(entry);
914 vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
915 mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE, &entry, sizeof(entry));
916
917 PVMSVGAMOB pMob = (PVMSVGAMOB)RTAvlU32Remove(&pSvgaR3State->MOBTree, mobid);
918 if (pMob)
919 {
920 RTListNodeRemove(&pMob->nodeLRU);
921 vmsvgaR3MobFree(pSvgaR3State, pMob);
922 return VINF_SUCCESS;
923 }
924
925 return VERR_INVALID_PARAMETER;
926}
927
928
929PVMSVGAMOB vmsvgaR3MobGet(PVMSVGAR3STATE pSvgaR3State, SVGAMobId RT_UNTRUSTED_GUEST mobid)
930{
931 if (mobid == SVGA_ID_INVALID)
932 return NULL;
933
934 PVMSVGAMOB pMob = (PVMSVGAMOB)RTAvlU32Get(&pSvgaR3State->MOBTree, mobid);
935 if (pMob)
936 {
937 /* Move to the head of the LRU list. */
938 RTListNodeRemove(&pMob->nodeLRU);
939 RTListPrepend(&pSvgaR3State->MOBLRUList, &pMob->nodeLRU);
940 }
941 else
942 ASSERT_GUEST_FAILED();
943
944 return pMob;
945}
946
947
948int vmsvgaR3MobWrite(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob,
949 uint32_t off, void const *pvData, uint32_t cbData)
950{
951 return vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, off, pvData, cbData);
952}
953
954
955int vmsvgaR3MobRead(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob,
956 uint32_t off, void *pvData, uint32_t cbData)
957{
958 return vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, off, pvData, cbData);
959}
960
961
962/** Create a host ring-3 pointer to the MOB data.
963 * Current approach is to allocate a host memory buffer and copy the guest MOB data if necessary.
964 * @param pSvgaR3State R3 device state.
965 * @param pMob The MOB.
966 * @param cbValid How many bytes of the guest backing memory contain valid data.
967 * @return VBox status.
968 */
969/** @todo uint32_t cbValid -> uint32_t offStart, uint32_t cbData */
970int vmsvgaR3MobBackingStoreCreate(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob, uint32_t cbValid)
971{
972 AssertReturn(pMob, VERR_INVALID_PARAMETER);
973 return vmsvgaR3GboBackingStoreCreate(pSvgaR3State, &pMob->Gbo, cbValid);
974}
975
976
977void vmsvgaR3MobBackingStoreDelete(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
978{
979 if (pMob)
980 vmsvgaR3GboBackingStoreDelete(pSvgaR3State, &pMob->Gbo);
981}
982
983
984int vmsvgaR3MobBackingStoreWriteToGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
985{
986 if (pMob)
987 return vmsvgaR3GboBackingStoreWriteToGuest(pSvgaR3State, &pMob->Gbo);
988 return VERR_INVALID_PARAMETER;
989}
990
991
992int vmsvgaR3MobBackingStoreReadFromGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
993{
994 if (pMob)
995 return vmsvgaR3GboBackingStoreReadFromGuest(pSvgaR3State, &pMob->Gbo);
996 return VERR_INVALID_PARAMETER;
997}
998
999
1000void *vmsvgaR3MobBackingStorePtr(PVMSVGAMOB pMob, uint32_t off)
1001{
1002 if (pMob && (pMob->Gbo.fGboFlags & VMSVGAGBO_F_HOST_BACKED))
1003 {
1004 if (off <= pMob->Gbo.cbTotal)
1005 return (uint8_t *)pMob->Gbo.pvHost + off;
1006 }
1007 return NULL;
1008}
1009
1010
1011static DECLCALLBACK(int) vmsvgaR3MobFreeCb(PAVLU32NODECORE pNode, void *pvUser)
1012{
1013 PVMSVGAMOB pMob = (PVMSVGAMOB)pNode;
1014 PVMSVGAR3STATE pSvgaR3State = (PVMSVGAR3STATE)pvUser;
1015 vmsvgaR3MobFree(pSvgaR3State, pMob);
1016 return 0;
1017}
1018
1019
1020#endif /* VBOX_WITH_VMSVGA3D */
1021
1022
1023
1024void vmsvgaR3ResetSvgaState(PVGASTATE pThis, PVGASTATECC pThisCC)
1025{
1026#ifdef VBOX_WITH_VMSVGA3D
1027 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1028 RT_NOREF(pThis);
1029
1030 RTAvlU32Destroy(&pSvgaR3State->MOBTree, vmsvgaR3MobFreeCb, pSvgaR3State);
1031 RTListInit(&pSvgaR3State->MOBLRUList);
1032
1033 for (unsigned i = 0; i < RT_ELEMENTS(pSvgaR3State->aGboOTables); ++i)
1034 vmsvgaR3GboDestroy(pSvgaR3State, &pSvgaR3State->aGboOTables[i]);
1035#else
1036 RT_NOREF(pThis, pThisCC);
1037#endif
1038}
1039
1040
1041void vmsvgaR3TerminateSvgaState(PVGASTATE pThis, PVGASTATECC pThisCC)
1042{
1043 vmsvgaR3ResetSvgaState(pThis, pThisCC);
1044}
1045
1046
1047/*
1048 * Screen objects.
1049 */
1050VMSVGASCREENOBJECT *vmsvgaR3GetScreenObject(PVGASTATECC pThisCC, uint32_t idScreen)
1051{
1052 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
1053 if ( idScreen < (uint32_t)RT_ELEMENTS(pSVGAState->aScreens)
1054 && pSVGAState
1055 && pSVGAState->aScreens[idScreen].fDefined)
1056 {
1057 Assert(pSVGAState->aScreens[idScreen].idScreen == idScreen);
1058 return &pSVGAState->aScreens[idScreen];
1059 }
1060 return NULL;
1061}
1062
1063
1064int vmsvgaR3DestroyScreen(PVGASTATE pThis, PVGASTATECC pThisCC, VMSVGASCREENOBJECT *pScreen)
1065{
1066 pScreen->fModified = true;
1067 pScreen->fDefined = false;
1068
1069 /* Notify frontend that the screen is about to be deleted. */
1070 vmsvgaR3ChangeMode(pThis, pThisCC);
1071
1072#ifdef VBOX_WITH_VMSVGA3D
1073 if (RT_LIKELY(pThis->svga.f3DEnabled))
1074 vmsvga3dDestroyScreen(pThisCC, pScreen);
1075#endif
1076
1077 RTMemFree(pScreen->pvScreenBitmap);
1078 pScreen->pvScreenBitmap = NULL;
1079
1080 return VINF_SUCCESS;
1081}
1082
1083
1084void vmsvgaR3ResetScreens(PVGASTATE pThis, PVGASTATECC pThisCC)
1085{
1086 for (uint32_t idScreen = 0; idScreen < (uint32_t)RT_ELEMENTS(pThisCC->svga.pSvgaR3State->aScreens); ++idScreen)
1087 {
1088 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, idScreen);
1089 if (pScreen)
1090 vmsvgaR3DestroyScreen(pThis, pThisCC, pScreen);
1091 }
1092}
1093
1094
1095/**
1096 * Copy a rectangle of pixels within guest VRAM.
1097 */
1098static void vmsvgaR3RectCopy(PVGASTATECC pThisCC, VMSVGASCREENOBJECT const *pScreen, uint32_t srcX, uint32_t srcY,
1099 uint32_t dstX, uint32_t dstY, uint32_t width, uint32_t height, unsigned cbFrameBuffer)
1100{
1101 if (!width || !height)
1102 return; /* Nothing to do, don't even bother. */
1103
1104 /*
1105 * The guest VRAM (aka GFB) is considered to be a bitmap in the format
1106 * corresponding to the current display mode.
1107 */
1108 uint32_t const cbPixel = RT_ALIGN(pScreen->cBpp, 8) / 8;
1109 uint32_t const cbScanline = pScreen->cbPitch ? pScreen->cbPitch : width * cbPixel;
1110 uint8_t const *pSrc;
1111 uint8_t *pDst;
1112 unsigned const cbRectWidth = width * cbPixel;
1113 unsigned uMaxOffset;
1114
1115 uMaxOffset = (RT_MAX(srcY, dstY) + height) * cbScanline + (RT_MAX(srcX, dstX) + width) * cbPixel;
1116 if (uMaxOffset >= cbFrameBuffer)
1117 {
1118 Log(("Max offset (%u) too big for framebuffer (%u bytes), ignoring!\n", uMaxOffset, cbFrameBuffer));
1119 return; /* Just don't listen to a bad guest. */
1120 }
1121
1122 pSrc = pDst = pThisCC->pbVRam;
1123 pSrc += srcY * cbScanline + srcX * cbPixel;
1124 pDst += dstY * cbScanline + dstX * cbPixel;
1125
1126 if (srcY >= dstY)
1127 {
1128 /* Source below destination, copy top to bottom. */
1129 for (; height > 0; height--)
1130 {
1131 memmove(pDst, pSrc, cbRectWidth);
1132 pSrc += cbScanline;
1133 pDst += cbScanline;
1134 }
1135 }
1136 else
1137 {
1138 /* Source above destination, copy bottom to top. */
1139 pSrc += cbScanline * (height - 1);
1140 pDst += cbScanline * (height - 1);
1141 for (; height > 0; height--)
1142 {
1143 memmove(pDst, pSrc, cbRectWidth);
1144 pSrc -= cbScanline;
1145 pDst -= cbScanline;
1146 }
1147 }
1148}
1149
1150
1151/**
1152 * Common worker for changing the pointer shape.
1153 *
1154 * @param pThisCC The VGA/VMSVGA state for ring-3.
1155 * @param pSVGAState The VMSVGA ring-3 instance data.
1156 * @param fAlpha Whether there is alpha or not.
1157 * @param xHot Hotspot x coordinate.
1158 * @param yHot Hotspot y coordinate.
1159 * @param cx Width.
1160 * @param cy Height.
1161 * @param pbData Heap copy of the cursor data. Consumed.
1162 * @param cbData The size of the data.
1163 */
1164static void vmsvgaR3InstallNewCursor(PVGASTATECC pThisCC, PVMSVGAR3STATE pSVGAState, bool fAlpha,
1165 uint32_t xHot, uint32_t yHot, uint32_t cx, uint32_t cy, uint8_t *pbData, uint32_t cbData)
1166{
1167 LogRel2(("vmsvgaR3InstallNewCursor: cx=%d cy=%d xHot=%d yHot=%d fAlpha=%d cbData=%#x\n", cx, cy, xHot, yHot, fAlpha, cbData));
1168#ifdef LOG_ENABLED
1169 if (LogIs2Enabled())
1170 {
1171 uint32_t cbAndLine = RT_ALIGN(cx, 8) / 8;
1172 if (!fAlpha)
1173 {
1174 Log2(("VMSVGA Cursor AND mask (%d,%d):\n", cx, cy));
1175 for (uint32_t y = 0; y < cy; y++)
1176 {
1177 Log2(("%3u:", y));
1178 uint8_t const *pbLine = &pbData[y * cbAndLine];
1179 for (uint32_t x = 0; x < cx; x += 8)
1180 {
1181 uint8_t b = pbLine[x / 8];
1182 char szByte[12];
1183 szByte[0] = b & 0x80 ? '*' : ' '; /* most significant bit first */
1184 szByte[1] = b & 0x40 ? '*' : ' ';
1185 szByte[2] = b & 0x20 ? '*' : ' ';
1186 szByte[3] = b & 0x10 ? '*' : ' ';
1187 szByte[4] = b & 0x08 ? '*' : ' ';
1188 szByte[5] = b & 0x04 ? '*' : ' ';
1189 szByte[6] = b & 0x02 ? '*' : ' ';
1190 szByte[7] = b & 0x01 ? '*' : ' ';
1191 szByte[8] = '\0';
1192 Log2(("%s", szByte));
1193 }
1194 Log2(("\n"));
1195 }
1196 }
1197
1198 Log2(("VMSVGA Cursor XOR mask (%d,%d):\n", cx, cy));
1199 uint32_t const *pu32Xor = (uint32_t const *)&pbData[RT_ALIGN_32(cbAndLine * cy, 4)];
1200 for (uint32_t y = 0; y < cy; y++)
1201 {
1202 Log2(("%3u:", y));
1203 uint32_t const *pu32Line = &pu32Xor[y * cx];
1204 for (uint32_t x = 0; x < cx; x++)
1205 Log2((" %08x", pu32Line[x]));
1206 Log2(("\n"));
1207 }
1208 }
1209#endif
1210
1211 int rc = pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv, true /*fVisible*/, fAlpha, xHot, yHot, cx, cy, pbData);
1212 AssertRC(rc);
1213
1214 if (pSVGAState->Cursor.fActive)
1215 RTMemFreeZ(pSVGAState->Cursor.pData, pSVGAState->Cursor.cbData);
1216
1217 pSVGAState->Cursor.fActive = true;
1218 pSVGAState->Cursor.xHotspot = xHot;
1219 pSVGAState->Cursor.yHotspot = yHot;
1220 pSVGAState->Cursor.width = cx;
1221 pSVGAState->Cursor.height = cy;
1222 pSVGAState->Cursor.cbData = cbData;
1223 pSVGAState->Cursor.pData = pbData;
1224}
1225
1226
1227#ifdef VBOX_WITH_VMSVGA3D
1228
1229/*
1230 * SVGA_3D_CMD_* handlers.
1231 */
1232
1233
1234/** SVGA_3D_CMD_SURFACE_DEFINE 1040, SVGA_3D_CMD_SURFACE_DEFINE_V2 1070
1235 *
1236 * @param pThisCC The VGA/VMSVGA state for the current context.
1237 * @param pCmd The VMSVGA command.
1238 * @param cMipLevelSizes Number of elements in the paMipLevelSizes array.
1239 * @param paMipLevelSizes Arrays of surface sizes for each face and miplevel.
1240 */
1241static void vmsvga3dCmdDefineSurface(PVGASTATECC pThisCC, SVGA3dCmdDefineSurface_v2 const *pCmd,
1242 uint32_t cMipLevelSizes, SVGA3dSize *paMipLevelSizes)
1243{
1244 ASSERT_GUEST_RETURN_VOID(pCmd->sid < SVGA3D_MAX_SURFACE_IDS);
1245 ASSERT_GUEST_RETURN_VOID(cMipLevelSizes >= 1);
1246 RT_UNTRUSTED_VALIDATED_FENCE();
1247
1248 /* Number of faces (cFaces) is specified as the number of the first non-zero elements in the 'face' array.
1249 * Since only plain surfaces (cFaces == 1) and cubemaps (cFaces == 6) are supported
1250 * (see also SVGA3dCmdDefineSurface definition in svga3d_reg.h), we ignore anything else.
1251 */
1252 uint32_t cRemainingMipLevels = cMipLevelSizes;
1253 uint32_t cFaces = 0;
1254 for (uint32_t i = 0; i < SVGA3D_MAX_SURFACE_FACES; ++i)
1255 {
1256 if (pCmd->face[i].numMipLevels == 0)
1257 break;
1258
1259 /* All SVGA3dSurfaceFace structures must have the same value of numMipLevels field */
1260 ASSERT_GUEST_RETURN_VOID(pCmd->face[i].numMipLevels == pCmd->face[0].numMipLevels);
1261
1262 /* numMipLevels value can't be greater than the number of remaining elements in the paMipLevelSizes array. */
1263 ASSERT_GUEST_RETURN_VOID(pCmd->face[i].numMipLevels <= cRemainingMipLevels);
1264 cRemainingMipLevels -= pCmd->face[i].numMipLevels;
1265
1266 ++cFaces;
1267 }
1268 for (uint32_t i = cFaces; i < SVGA3D_MAX_SURFACE_FACES; ++i)
1269 ASSERT_GUEST_RETURN_VOID(pCmd->face[i].numMipLevels == 0);
1270
1271 /* cFaces must be 6 for a cubemap and 1 otherwise. */
1272 ASSERT_GUEST_RETURN_VOID(cFaces == (uint32_t)((pCmd->surfaceFlags & SVGA3D_SURFACE_CUBEMAP) ? 6 : 1));
1273
1274 /* Sum of face[i].numMipLevels must be equal to cMipLevels. */
1275 ASSERT_GUEST_RETURN_VOID(cRemainingMipLevels == 0);
1276 RT_UNTRUSTED_VALIDATED_FENCE();
1277
1278 /* Verify paMipLevelSizes */
1279 uint32_t cWidth = paMipLevelSizes[0].width;
1280 uint32_t cHeight = paMipLevelSizes[0].height;
1281 uint32_t cDepth = paMipLevelSizes[0].depth;
1282 for (uint32_t i = 1; i < pCmd->face[0].numMipLevels; ++i)
1283 {
1284 cWidth >>= 1;
1285 if (cWidth == 0) cWidth = 1;
1286 cHeight >>= 1;
1287 if (cHeight == 0) cHeight = 1;
1288 cDepth >>= 1;
1289 if (cDepth == 0) cDepth = 1;
1290 for (uint32_t iFace = 0; iFace < cFaces; ++iFace)
1291 {
1292 uint32_t const iMipLevelSize = iFace * pCmd->face[0].numMipLevels + i;
1293 ASSERT_GUEST_RETURN_VOID( cWidth == paMipLevelSizes[iMipLevelSize].width
1294 && cHeight == paMipLevelSizes[iMipLevelSize].height
1295 && cDepth == paMipLevelSizes[iMipLevelSize].depth);
1296 }
1297 }
1298 RT_UNTRUSTED_VALIDATED_FENCE();
1299
1300 /* Create the surface. */
1301 SVGA3dMSPattern const multisamplePattern = pCmd->multisampleCount > 1 ? SVGA3D_MS_PATTERN_STANDARD : SVGA3D_MS_PATTERN_NONE;
1302 SVGA3dMSQualityLevel const qualityLevel = pCmd->multisampleCount > 1 ? SVGA3D_MS_QUALITY_FULL : SVGA3D_MS_QUALITY_NONE;
1303 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
1304 pCmd->multisampleCount, multisamplePattern, qualityLevel, pCmd->autogenFilter,
1305 pCmd->face[0].numMipLevels, &paMipLevelSizes[0], /* arraySize = */ 0, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ true);
1306}
1307
1308
1309/* SVGA_3D_CMD_SET_OTABLE_BASE 1091 */
1310static void vmsvga3dCmdSetOTableBase(PVGASTATECC pThisCC, SVGA3dCmdSetOTableBase const *pCmd)
1311{
1312 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1313 vmsvgaR3OTableSetOrGrow(pSvgaR3State, pCmd->type, pCmd->baseAddress,
1314 pCmd->sizeInBytes, pCmd->validSizeInBytes, pCmd->ptDepth, /*fGrow*/ false);
1315}
1316
1317
1318/* SVGA_3D_CMD_DEFINE_GB_MOB 1093 */
1319static void vmsvga3dCmdDefineGBMob(PVGASTATECC pThisCC, SVGA3dCmdDefineGBMob const *pCmd)
1320{
1321 DEBUG_BREAKPOINT_TEST();
1322 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1323
1324 ASSERT_GUEST_RETURN_VOID(pCmd->mobid != SVGA_ID_INVALID); /* The guest should not use this id. */
1325
1326 /* Maybe just update the OTable and create Gbo when the MOB is actually accessed? */
1327 /* Allocate a structure for the MOB. */
1328 PVMSVGAMOB pMob = (PVMSVGAMOB)RTMemAllocZ(sizeof(*pMob));
1329 AssertPtrReturnVoid(pMob);
1330
1331 int rc = vmsvgaR3MobCreate(pSvgaR3State, pCmd->ptDepth, pCmd->base, pCmd->sizeInBytes, pCmd->mobid, pMob);
1332 if (RT_SUCCESS(rc))
1333 {
1334 return;
1335 }
1336
1337 AssertFailed();
1338
1339 RTMemFree(pMob);
1340}
1341
1342
1343/* SVGA_3D_CMD_DESTROY_GB_MOB 1094 */
1344static void vmsvga3dCmdDestroyGBMob(PVGASTATECC pThisCC, SVGA3dCmdDestroyGBMob const *pCmd)
1345{
1346 //DEBUG_BREAKPOINT_TEST();
1347 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1348
1349 ASSERT_GUEST_RETURN_VOID(pCmd->mobid != SVGA_ID_INVALID); /* The guest should not use this id. */
1350
1351 int rc = vmsvgaR3MobDestroy(pSvgaR3State, pCmd->mobid);
1352 if (RT_SUCCESS(rc))
1353 {
1354 return;
1355 }
1356
1357 AssertFailed();
1358}
1359
1360
1361/* SVGA_3D_CMD_DEFINE_GB_SURFACE 1097 */
1362static void vmsvga3dCmdDefineGBSurface(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface const *pCmd)
1363{
1364 //DEBUG_BREAKPOINT_TEST();
1365 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1366
1367 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
1368 SVGAOTableSurfaceEntry entry;
1369 RT_ZERO(entry);
1370 entry.format = pCmd->format;
1371 entry.surface1Flags = pCmd->surfaceFlags;
1372 entry.numMipLevels = pCmd->numMipLevels;
1373 entry.multisampleCount = pCmd->multisampleCount;
1374 entry.autogenFilter = pCmd->autogenFilter;
1375 entry.size = pCmd->size;
1376 entry.mobid = SVGA_ID_INVALID;
1377 // entry.arraySize = 0;
1378 // entry.mobPitch = 0;
1379 // entry.surface2Flags = 0;
1380 // entry.multisamplePattern = 0;
1381 // entry.qualityLevel = 0;
1382 // entry.bufferByteStride = 0;
1383 // entry.minLOD = 0;
1384 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1385 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1386 if (RT_SUCCESS(rc))
1387 {
1388 /* Create the host surface. */
1389 SVGA3dMSPattern const multisamplePattern = pCmd->multisampleCount > 1 ? SVGA3D_MS_PATTERN_STANDARD : SVGA3D_MS_PATTERN_NONE;
1390 SVGA3dMSQualityLevel const qualityLevel = pCmd->multisampleCount > 1 ? SVGA3D_MS_QUALITY_FULL : SVGA3D_MS_QUALITY_NONE;
1391 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
1392 pCmd->multisampleCount, multisamplePattern, qualityLevel, pCmd->autogenFilter,
1393 pCmd->numMipLevels, &pCmd->size, /* arraySize = */ 0, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ false);
1394 }
1395}
1396
1397
1398/* SVGA_3D_CMD_DESTROY_GB_SURFACE 1098 */
1399static void vmsvga3dCmdDestroyGBSurface(PVGASTATECC pThisCC, SVGA3dCmdDestroyGBSurface const *pCmd)
1400{
1401 //DEBUG_BREAKPOINT_TEST();
1402 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1403
1404 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
1405 SVGAOTableSurfaceEntry entry;
1406 RT_ZERO(entry);
1407 entry.mobid = SVGA_ID_INVALID;
1408 vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1409 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1410
1411 vmsvga3dSurfaceDestroy(pThisCC, pCmd->sid);
1412}
1413
1414
1415/* SVGA_3D_CMD_BIND_GB_SURFACE 1099 */
1416static void vmsvga3dCmdBindGBSurface(PVGASTATECC pThisCC, SVGA3dCmdBindGBSurface const *pCmd)
1417{
1418 //DEBUG_BREAKPOINT_TEST();
1419 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1420
1421 /* Assign the mobid to the surface. */
1422 int rc = VINF_SUCCESS;
1423 if (pCmd->mobid != SVGA_ID_INVALID)
1424 rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
1425 pCmd->mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE);
1426 if (RT_SUCCESS(rc))
1427 {
1428 SVGAOTableSurfaceEntry entry;
1429 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1430 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1431 if (RT_SUCCESS(rc))
1432 {
1433 entry.mobid = pCmd->mobid;
1434 rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1435 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1436 if (RT_SUCCESS(rc))
1437 {
1438 /* */
1439 }
1440 }
1441 }
1442}
1443
1444
1445typedef union
1446{
1447 float f;
1448 uint32_t u;
1449} Unsigned2Float;
1450
1451float float16ToFloat(uint16_t f16)
1452{
1453 /* Format specs from Wiki: [15] = sign, [14:10] = exponent, [9:0] = fraction */
1454 uint16_t const f = f16 & 0x3FF;
1455 uint16_t const e = (f16 >> 10) & 0x1F;
1456 uint16_t const s = (f16 >> 15) & 0x1;
1457 Unsigned2Float u2f;
1458
1459 if (e == 0)
1460 {
1461 if (f == 0)
1462 {
1463 /* zero, -0 */
1464 u2f.u = (s << 31) | (0 << 23) | 0;
1465 return u2f.f;
1466 }
1467
1468 /* subnormal numbers: (-1)^signbit * 2^-14 * 0.significantbits */
1469 float const k = 1.0f / 16384.0f; /* 2^-14 */
1470 return (s ? -1.0f : 1.0f) * k * (float)f / 1024.0f;
1471 }
1472
1473 if (e == 31)
1474 {
1475 if (f == 0)
1476 {
1477 /* +-infinity */
1478 u2f.u = (s << 31) | (0xFF << 23) | 0;
1479 return u2f.f;
1480 }
1481
1482 /* NaN */
1483 u2f.u = (s << 31) | (0xFF << 23) | 1;
1484 return u2f.f;
1485 }
1486
1487 /* normalized value: (-1)^signbit * 2^(exponent - 15) * 1.significantbits */
1488 /* Build the float, adjusting for exponent bias (float32 bias is 127, float16 is 15)
1489 * and number of bits in the fraction (float32 has 23, float16 has 10). */
1490 u2f.u = (s << 31) | ((e + 127 - 15) << 23) | (f << (23 - 10));
1491 return u2f.f;
1492}
1493
1494
1495static int vmsvga3dBmpWrite(const char *pszFilename, VMSVGA3D_MAPPED_SURFACE const *pMap)
1496{
1497 if ( pMap->cbBlock != 4 && pMap->cbBlock != 2 && pMap->cbBlock != 1
1498 && pMap->format != SVGA3D_R16G16B16A16_FLOAT
1499 && pMap->format != SVGA3D_R32G32B32A32_FLOAT)
1500 return VERR_NOT_SUPPORTED;
1501
1502 int const w = pMap->cbRow / pMap->cbBlock;
1503 int const h = pMap->cRows;
1504
1505 int const cbBitmap = pMap->cbRow * pMap->cRows;
1506 int const cBits = ( pMap->format == SVGA3D_R16G16B16A16_FLOAT
1507 || pMap->format == SVGA3D_R32G32B32A32_FLOAT)
1508 ? 32
1509 : pMap->cbBlock * 8;
1510
1511 FILE *f = fopen(pszFilename, "wb");
1512 if (!f)
1513 return VERR_FILE_NOT_FOUND;
1514
1515 /* Always write 32 bit bitmap which can be displayed. */
1516#ifdef RT_OS_WINDOWS
1517 if (cBits == 32)
1518 {
1519 BMPFILEHDR fileHdr;
1520 RT_ZERO(fileHdr);
1521 fileHdr.uType = BMP_HDR_MAGIC;
1522 fileHdr.cbFileSize = sizeof(fileHdr) + sizeof(BITMAPV4HEADER) + cbBitmap;
1523 fileHdr.offBits = sizeof(fileHdr) + sizeof(BITMAPV4HEADER);
1524
1525 BITMAPV4HEADER hdrV4;
1526 RT_ZERO(hdrV4);
1527 hdrV4.bV4Size = sizeof(hdrV4);
1528 hdrV4.bV4Width = w;
1529 hdrV4.bV4Height = -h;
1530 hdrV4.bV4Planes = 1;
1531 hdrV4.bV4BitCount = 32;
1532 hdrV4.bV4V4Compression = BI_BITFIELDS;
1533 hdrV4.bV4SizeImage = cbBitmap;
1534 hdrV4.bV4XPelsPerMeter = 2835;
1535 hdrV4.bV4YPelsPerMeter = 2835;
1536 // hdrV4.bV4ClrUsed = 0;
1537 // hdrV4.bV4ClrImportant = 0;
1538 hdrV4.bV4RedMask = 0x00ff0000;
1539 hdrV4.bV4GreenMask = 0x0000ff00;
1540 hdrV4.bV4BlueMask = 0x000000ff;
1541 hdrV4.bV4AlphaMask = 0xff000000;
1542 hdrV4.bV4CSType = LCS_WINDOWS_COLOR_SPACE;
1543 // hdrV4.bV4Endpoints = {0};
1544 // hdrV4.bV4GammaRed = 0;
1545 // hdrV4.bV4GammaGreen = 0;
1546 // hdrV4.bV4GammaBlue = 0;
1547
1548 fwrite(&fileHdr, 1, sizeof(fileHdr), f);
1549 fwrite(&hdrV4, 1, sizeof(hdrV4), f);
1550 }
1551 else
1552#else
1553 RT_NOREF(cBits);
1554#endif
1555 {
1556 BMPFILEHDR fileHdr;
1557 RT_ZERO(fileHdr);
1558 fileHdr.uType = BMP_HDR_MAGIC;
1559 fileHdr.cbFileSize = sizeof(BMPFILEHDR) + sizeof(BMPWIN3XINFOHDR) + cbBitmap;
1560 fileHdr.offBits = sizeof(BMPFILEHDR) + sizeof(BMPWIN3XINFOHDR);
1561
1562 BMPWIN3XINFOHDR coreHdr;
1563 RT_ZERO(coreHdr);
1564 coreHdr.cbSize = sizeof(coreHdr);
1565 coreHdr.uWidth = w;
1566 coreHdr.uHeight = -h;
1567 coreHdr.cPlanes = 1;
1568 coreHdr.cBits = 32;
1569 coreHdr.cbSizeImage = cbBitmap;
1570
1571 fwrite(&fileHdr, 1, sizeof(fileHdr), f);
1572 fwrite(&coreHdr, 1, sizeof(coreHdr), f);
1573 }
1574
1575 if (pMap->format == SVGA3D_R16G16B16A16_FLOAT)
1576 {
1577 const uint8_t *s = (uint8_t *)pMap->pvData;
1578 for (int32_t y = 0; y < h; ++y)
1579 {
1580 for (int32_t x = 0; x < w; ++x)
1581 {
1582 uint16_t const *pu16Pixel = (uint16_t *)(s + x * 8);
1583 uint8_t r = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[0]));
1584 uint8_t g = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[1]));
1585 uint8_t b = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[2]));
1586 uint8_t a = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[3]));
1587 uint32_t u32Pixel = b + (g << 8) + (r << 16) + (a << 24);
1588 fwrite(&u32Pixel, 1, 4, f);
1589 }
1590
1591 s += pMap->cbRowPitch;
1592 }
1593 }
1594 else if (pMap->format == SVGA3D_R32G32B32A32_FLOAT)
1595 {
1596 const uint8_t *s = (uint8_t *)pMap->pvData;
1597 for (int32_t y = 0; y < h; ++y)
1598 {
1599 for (int32_t x = 0; x < w; ++x)
1600 {
1601 float const *pPixel = (float *)(s + x * 8);
1602 uint8_t r = (uint8_t)(255.0 * pPixel[0]);
1603 uint8_t g = (uint8_t)(255.0 * pPixel[1]);
1604 uint8_t b = (uint8_t)(255.0 * pPixel[2]);
1605 uint8_t a = (uint8_t)(255.0 * pPixel[3]);
1606 uint32_t u32Pixel = b + (g << 8) + (r << 16) + (a << 24);
1607 fwrite(&u32Pixel, 1, 4, f);
1608 }
1609
1610 s += pMap->cbRowPitch;
1611 }
1612 }
1613 else if (pMap->cbBlock == 4)
1614 {
1615 const uint8_t *s = (uint8_t *)pMap->pvData;
1616 for (uint32_t iRow = 0; iRow < pMap->cRows; ++iRow)
1617 {
1618 fwrite(s, 1, pMap->cbRow, f);
1619
1620 s += pMap->cbRowPitch;
1621 }
1622 }
1623 else if (pMap->cbBlock == 2)
1624 {
1625 const uint8_t *s = (uint8_t *)pMap->pvData;
1626 for (uint32_t iRow = 0; iRow < pMap->cRows; ++iRow)
1627 {
1628 for (int32_t x = 0; x < w; ++x)
1629 {
1630 uint16_t const *pPixel = (uint16_t *)(s + x * sizeof(uint16_t));
1631 uint32_t u32Pixel = *pPixel;
1632 fwrite(&u32Pixel, 1, 4, f);
1633 }
1634
1635 s += pMap->cbRowPitch;
1636 }
1637 }
1638 else if (pMap->cbBlock == 1)
1639 {
1640 const uint8_t *s = (uint8_t *)pMap->pvData;
1641 for (uint32_t iRow = 0; iRow < pMap->cRows; ++iRow)
1642 {
1643 for (int32_t x = 0; x < w; ++x)
1644 {
1645 uint32_t u32Pixel = s[x];
1646 fwrite(&u32Pixel, 1, 4, f);
1647 }
1648
1649 s += pMap->cbRowPitch;
1650 }
1651 }
1652
1653 fclose(f);
1654
1655 return VINF_SUCCESS;
1656}
1657
1658
1659void vmsvga3dMapWriteBmpFile(VMSVGA3D_MAPPED_SURFACE const *pMap, char const *pszPrefix)
1660{
1661 static int idxBitmap = 0;
1662 char *pszFilename = RTStrAPrintf2("bmp\\%s%d.bmp", pszPrefix, idxBitmap++);
1663 int rc = vmsvga3dBmpWrite(pszFilename, pMap);
1664 Log(("WriteBmpFile %s format %d %Rrc\n", pszFilename, pMap->format, rc)); RT_NOREF(rc);
1665 RTStrFree(pszFilename);
1666}
1667
1668
1669static int vmsvgaR3TransferSurfaceLevel(PVGASTATECC pThisCC,
1670 PVMSVGAMOB pMob,
1671 SVGA3dSurfaceImageId const *pImage,
1672 SVGA3dBox const *pBox,
1673 SVGA3dTransferType enmTransfer)
1674{
1675 if (vmsvga3dIsMultisampleSurface(pThisCC, pImage->sid))
1676 {
1677 /* Multisample surfaces can't be accessed. Skip. */
1678 return VINF_SUCCESS;
1679 }
1680
1681 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1682
1683 VMSVGA3D_SURFACE_MAP enmMapType;
1684 if (enmTransfer == SVGA3D_WRITE_HOST_VRAM)
1685 enmMapType = pBox
1686 ? VMSVGA3D_SURFACE_MAP_WRITE
1687 : VMSVGA3D_SURFACE_MAP_WRITE_DISCARD;
1688 else if (enmTransfer == SVGA3D_READ_HOST_VRAM)
1689 enmMapType = VMSVGA3D_SURFACE_MAP_READ;
1690 else
1691 AssertFailedReturn(VERR_INVALID_PARAMETER);
1692
1693 VMSVGA3D_MAPPED_SURFACE map;
1694 int rc = vmsvga3dSurfaceMap(pThisCC, pImage, pBox, enmMapType, &map);
1695 if (RT_SUCCESS(rc))
1696 {
1697 /* Copy mapped surface <-> MOB. */
1698 VMSGA3D_BOX_DIMENSIONS dims;
1699 rc = vmsvga3dGetBoxDimensions(pThisCC, pImage, pBox, &dims);
1700 if (RT_SUCCESS(rc))
1701 {
1702 for (uint32_t z = 0; z < map.box.d; ++z)
1703 {
1704 uint8_t *pu8Map = (uint8_t *)map.pvData + z * map.cbDepthPitch;
1705 uint32_t offMob = dims.offSubresource + dims.offBox + z * dims.cbDepthPitch;
1706
1707 for (uint32_t iRow = 0; iRow < map.cRows; ++iRow)
1708 {
1709 if (enmTransfer == SVGA3D_READ_HOST_VRAM)
1710 rc = vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, offMob, pu8Map, dims.cbRow);
1711 else
1712 rc = vmsvgaR3GboRead(pSvgaR3State, &pMob->Gbo, offMob, pu8Map, dims.cbRow);
1713 AssertRCBreak(rc);
1714
1715 pu8Map += map.cbRowPitch;
1716 offMob += dims.cbPitch;
1717 }
1718 }
1719 }
1720
1721 // vmsvga3dMapWriteBmpFile(&map, "Dynamic");
1722
1723 bool const fWritten = (enmTransfer == SVGA3D_WRITE_HOST_VRAM);
1724 vmsvga3dSurfaceUnmap(pThisCC, pImage, &map, fWritten);
1725 }
1726
1727 return rc;
1728}
1729
1730
1731/* SVGA_3D_CMD_UPDATE_GB_IMAGE 1101 */
1732static void vmsvga3dCmdUpdateGBImage(PVGASTATECC pThisCC, SVGA3dCmdUpdateGBImage const *pCmd)
1733{
1734 //DEBUG_BREAKPOINT_TEST();
1735 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1736
1737 LogFlowFunc(("sid=%u @%u,%u,%u %ux%ux%u\n",
1738 pCmd->image.sid, pCmd->box.x, pCmd->box.y, pCmd->box.z, pCmd->box.w, pCmd->box.h, pCmd->box.d));
1739
1740/*
1741 SVGA3dSurfaceFormat format;
1742 SVGA3dSurface1Flags surface1Flags;
1743 uint32 numMipLevels;
1744 uint32 multisampleCount;
1745 SVGA3dTextureFilter autogenFilter;
1746 SVGA3dSize size;
1747 SVGAMobId mobid;
1748 uint32 arraySize;
1749 uint32 mobPitch;
1750 SVGA3dSurface2Flags surface2Flags;
1751 uint8 multisamplePattern;
1752 uint8 qualityLevel;
1753 uint16 bufferByteStride;
1754 float minLOD;
1755*/
1756
1757 /* "update a surface from its backing MOB." */
1758 SVGAOTableSurfaceEntry entrySurface;
1759 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1760 pCmd->image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1761 if (RT_SUCCESS(rc))
1762 {
1763 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1764 if (pMob)
1765 {
1766 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &pCmd->image, &pCmd->box, SVGA3D_WRITE_HOST_VRAM);
1767 AssertRC(rc);
1768 }
1769 }
1770}
1771
1772
1773/* SVGA_3D_CMD_UPDATE_GB_SURFACE 1102 */
1774static void vmsvga3dCmdUpdateGBSurface(PVGASTATECC pThisCC, SVGA3dCmdUpdateGBSurface const *pCmd)
1775{
1776 //DEBUG_BREAKPOINT_TEST();
1777 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1778
1779 LogFlowFunc(("sid=%u\n",
1780 pCmd->sid));
1781
1782 /* "update a surface from its backing MOB." */
1783 SVGAOTableSurfaceEntry entrySurface;
1784 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1785 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1786 if (RT_SUCCESS(rc))
1787 {
1788 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1789 if (pMob)
1790 {
1791 uint32 const arraySize = vmsvga3dGetArrayElements(pThisCC, pCmd->sid);
1792 for (uint32_t iArray = 0; iArray < arraySize; ++iArray)
1793 {
1794 for (uint32_t iMipmap = 0; iMipmap < entrySurface.numMipLevels; ++iMipmap)
1795 {
1796 SVGA3dSurfaceImageId image;
1797 image.sid = pCmd->sid;
1798 image.face = iArray;
1799 image.mipmap = iMipmap;
1800
1801 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, /* all pBox = */ NULL, SVGA3D_WRITE_HOST_VRAM);
1802 AssertRCBreak(rc);
1803 }
1804 }
1805 }
1806 }
1807}
1808
1809
1810/* SVGA_3D_CMD_READBACK_GB_IMAGE 1103 */
1811static void vmsvga3dCmdReadbackGBImage(PVGASTATECC pThisCC, SVGA3dCmdReadbackGBImage const *pCmd)
1812{
1813 //DEBUG_BREAKPOINT_TEST();
1814 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1815
1816 LogFlowFunc(("sid=%u, face=%u, mipmap=%u\n",
1817 pCmd->image.sid, pCmd->image.face, pCmd->image.mipmap));
1818
1819 /* Read a surface to its backing MOB. */
1820 SVGAOTableSurfaceEntry entrySurface;
1821 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1822 pCmd->image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1823 if (RT_SUCCESS(rc))
1824 {
1825 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1826 if (pMob)
1827 {
1828 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &pCmd->image, /* all pBox = */ NULL, SVGA3D_READ_HOST_VRAM);
1829 AssertRC(rc);
1830 }
1831 }
1832}
1833
1834
1835/* SVGA_3D_CMD_READBACK_GB_SURFACE 1104 */
1836static void vmsvga3dCmdReadbackGBSurface(PVGASTATECC pThisCC, SVGA3dCmdReadbackGBSurface const *pCmd)
1837{
1838 //DEBUG_BREAKPOINT_TEST();
1839 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1840
1841 LogFlowFunc(("sid=%u\n",
1842 pCmd->sid));
1843
1844 /* Read a surface to its backing MOB. */
1845 SVGAOTableSurfaceEntry entrySurface;
1846 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1847 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1848 if (RT_SUCCESS(rc))
1849 {
1850 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1851 if (pMob)
1852 {
1853 uint32 const arraySize = vmsvga3dGetArrayElements(pThisCC, pCmd->sid);
1854 for (uint32_t iArray = 0; iArray < arraySize; ++iArray)
1855 {
1856 for (uint32_t iMipmap = 0; iMipmap < entrySurface.numMipLevels; ++iMipmap)
1857 {
1858 SVGA3dSurfaceImageId image;
1859 image.sid = pCmd->sid;
1860 image.face = iArray;
1861 image.mipmap = iMipmap;
1862
1863 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, /* all pBox = */ NULL, SVGA3D_READ_HOST_VRAM);
1864 AssertRCBreak(rc);
1865 }
1866 }
1867 }
1868 }
1869}
1870
1871
1872/* SVGA_3D_CMD_INVALIDATE_GB_IMAGE 1105 */
1873static void vmsvga3dCmdInvalidateGBImage(PVGASTATECC pThisCC, SVGA3dCmdInvalidateGBImage const *pCmd)
1874{
1875 //DEBUG_BREAKPOINT_TEST();
1876 vmsvga3dSurfaceInvalidate(pThisCC, pCmd->image.sid, pCmd->image.face, pCmd->image.mipmap);
1877}
1878
1879
1880/* SVGA_3D_CMD_INVALIDATE_GB_SURFACE 1106 */
1881static void vmsvga3dCmdInvalidateGBSurface(PVGASTATECC pThisCC, SVGA3dCmdInvalidateGBSurface const *pCmd)
1882{
1883 //DEBUG_BREAKPOINT_TEST();
1884 vmsvga3dSurfaceInvalidate(pThisCC, pCmd->sid, SVGA_ID_INVALID, SVGA_ID_INVALID);
1885}
1886
1887
1888/* SVGA_3D_CMD_SET_OTABLE_BASE64 1115 */
1889static void vmsvga3dCmdSetOTableBase64(PVGASTATECC pThisCC, SVGA3dCmdSetOTableBase64 const *pCmd)
1890{
1891 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1892 vmsvgaR3OTableSetOrGrow(pSvgaR3State, pCmd->type, pCmd->baseAddress,
1893 pCmd->sizeInBytes, pCmd->validSizeInBytes, pCmd->ptDepth, /*fGrow*/ false);
1894}
1895
1896
1897/* SVGA_3D_CMD_DEFINE_GB_SCREENTARGET 1124 */
1898static void vmsvga3dCmdDefineGBScreenTarget(PVGASTATE pThis, PVGASTATECC pThisCC, SVGA3dCmdDefineGBScreenTarget const *pCmd)
1899{
1900 //DEBUG_BREAKPOINT_TEST();
1901 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1902
1903 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
1904 ASSERT_GUEST_RETURN_VOID(pCmd->width > 0 && pCmd->width <= pThis->svga.u32MaxWidth); /* SVGA_REG_SCREENTARGET_MAX_WIDTH */
1905 ASSERT_GUEST_RETURN_VOID(pCmd->height > 0 && pCmd->height <= pThis->svga.u32MaxHeight); /* SVGA_REG_SCREENTARGET_MAX_HEIGHT */
1906 RT_UNTRUSTED_VALIDATED_FENCE();
1907
1908 /* Update the entry in the pSvgaR3State->pGboOTableScreenTarget. */
1909 SVGAOTableScreenTargetEntry entry;
1910 RT_ZERO(entry);
1911 entry.image.sid = SVGA_ID_INVALID;
1912 // entry.image.face = 0;
1913 // entry.image.mipmap = 0;
1914 entry.width = pCmd->width;
1915 entry.height = pCmd->height;
1916 entry.xRoot = pCmd->xRoot;
1917 entry.yRoot = pCmd->yRoot;
1918 entry.flags = pCmd->flags;
1919 entry.dpi = pCmd->dpi;
1920
1921 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
1922 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
1923 if (RT_SUCCESS(rc))
1924 {
1925 /* Screen objects and screen targets are similar, therefore we will use the same for both. */
1926 /** @todo Generic screen object/target interface. */
1927 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
1928 Assert(pScreen->idScreen == pCmd->stid);
1929 pScreen->fDefined = true;
1930 pScreen->fModified = true;
1931 pScreen->fuScreen = SVGA_SCREEN_MUST_BE_SET
1932 | (RT_BOOL(pCmd->flags & SVGA_STFLAG_PRIMARY) ? SVGA_SCREEN_IS_PRIMARY : 0);
1933
1934 pScreen->xOrigin = pCmd->xRoot;
1935 pScreen->yOrigin = pCmd->yRoot;
1936 pScreen->cWidth = pCmd->width;
1937 pScreen->cHeight = pCmd->height;
1938 pScreen->offVRAM = 0; /* Not applicable for screen targets, they use either a separate memory buffer or a host window. */
1939 pScreen->cbPitch = pCmd->width * 4;
1940 pScreen->cBpp = 32;
1941
1942 if (RT_LIKELY(pThis->svga.f3DEnabled))
1943 vmsvga3dDefineScreen(pThis, pThisCC, pScreen);
1944
1945 if (!pScreen->pHwScreen)
1946 {
1947 /* System memory buffer. */
1948 pScreen->pvScreenBitmap = RTMemAllocZ(pScreen->cHeight * pScreen->cbPitch);
1949 }
1950
1951 pThis->svga.fGFBRegisters = false;
1952 vmsvgaR3ChangeMode(pThis, pThisCC);
1953 }
1954}
1955
1956
1957/* SVGA_3D_CMD_DESTROY_GB_SCREENTARGET 1125 */
1958static void vmsvga3dCmdDestroyGBScreenTarget(PVGASTATE pThis, PVGASTATECC pThisCC, SVGA3dCmdDestroyGBScreenTarget const *pCmd)
1959{
1960 //DEBUG_BREAKPOINT_TEST();
1961 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1962
1963 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
1964 RT_UNTRUSTED_VALIDATED_FENCE();
1965
1966 /* Update the entry in the pSvgaR3State->pGboOTableScreenTarget. */
1967 SVGAOTableScreenTargetEntry entry;
1968 RT_ZERO(entry);
1969 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
1970 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
1971 if (RT_SUCCESS(rc))
1972 {
1973 /* Screen objects and screen targets are similar, therefore we will use the same for both. */
1974 /** @todo Generic screen object/target interface. */
1975 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
1976 vmsvgaR3DestroyScreen(pThis, pThisCC, pScreen);
1977 }
1978}
1979
1980
1981/* SVGA_3D_CMD_BIND_GB_SCREENTARGET 1126 */
1982static void vmsvga3dCmdBindGBScreenTarget(PVGASTATECC pThisCC, SVGA3dCmdBindGBScreenTarget const *pCmd)
1983{
1984 //DEBUG_BREAKPOINT_TEST();
1985 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1986
1987 /* "Binding a surface to a Screen Target the same as flipping" */
1988
1989 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
1990 ASSERT_GUEST_RETURN_VOID(pCmd->image.face == 0 && pCmd->image.mipmap == 0);
1991 RT_UNTRUSTED_VALIDATED_FENCE();
1992
1993 /* Assign the surface to the screen target. */
1994 int rc = VINF_SUCCESS;
1995 if (pCmd->image.sid != SVGA_ID_INVALID)
1996 rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1997 pCmd->image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE);
1998 if (RT_SUCCESS(rc))
1999 {
2000 SVGAOTableScreenTargetEntry entry;
2001 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
2002 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
2003 if (RT_SUCCESS(rc))
2004 {
2005 entry.image = pCmd->image;
2006 rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
2007 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
2008 if (RT_SUCCESS(rc))
2009 {
2010 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
2011 rc = pSvgaR3State->pFuncsGBO->pfnScreenTargetBind(pThisCC, pScreen, pCmd->image.sid);
2012 AssertRC(rc);
2013 }
2014 }
2015 }
2016}
2017
2018
2019/* SVGA_3D_CMD_UPDATE_GB_SCREENTARGET 1127 */
2020static void vmsvga3dCmdUpdateGBScreenTarget(PVGASTATECC pThisCC, SVGA3dCmdUpdateGBScreenTarget const *pCmd)
2021{
2022 //DEBUG_BREAKPOINT_TEST();
2023 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2024
2025 /* Update the screen target from its backing surface. */
2026 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
2027 RT_UNTRUSTED_VALIDATED_FENCE();
2028
2029 /* Get the screen target info. */
2030 SVGAOTableScreenTargetEntry entryScreenTarget;
2031 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
2032 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entryScreenTarget, sizeof(entryScreenTarget));
2033 if (RT_SUCCESS(rc))
2034 {
2035 ASSERT_GUEST_RETURN_VOID(entryScreenTarget.image.face == 0 && entryScreenTarget.image.mipmap == 0);
2036 RT_UNTRUSTED_VALIDATED_FENCE();
2037
2038 if (entryScreenTarget.image.sid != SVGA_ID_INVALID)
2039 {
2040 SVGAOTableSurfaceEntry entrySurface;
2041 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2042 entryScreenTarget.image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2043 if (RT_SUCCESS(rc))
2044 {
2045 /* Copy entrySurface.mobid content to the screen target. */
2046 if (entrySurface.mobid != SVGA_ID_INVALID)
2047 {
2048 RT_UNTRUSTED_VALIDATED_FENCE();
2049 SVGA3dRect targetRect = pCmd->rect;
2050
2051 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
2052 if (pScreen->pHwScreen)
2053 {
2054 /* Copy the screen target surface to the backend's screen. */
2055 pSvgaR3State->pFuncsGBO->pfnScreenTargetUpdate(pThisCC, pScreen, &targetRect);
2056 }
2057 else
2058 {
2059 SVGASignedRect r;
2060 r.left = pCmd->rect.x;
2061 r.top = pCmd->rect.y;
2062 r.right = pCmd->rect.x + pCmd->rect.w;
2063 r.bottom = pCmd->rect.y + pCmd->rect.h;
2064 vmsvga3dScreenUpdate(pThisCC, pCmd->stid, r, entryScreenTarget.image, r, 0, NULL);
2065 }
2066 }
2067 }
2068 }
2069 }
2070}
2071
2072
2073/* SVGA_3D_CMD_DEFINE_GB_SURFACE_V2 1134 */
2074static void vmsvga3dCmdDefineGBSurface_v2(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface_v2 const *pCmd)
2075{
2076 //DEBUG_BREAKPOINT_TEST();
2077 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2078
2079 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
2080 SVGAOTableSurfaceEntry entry;
2081 RT_ZERO(entry);
2082 entry.format = pCmd->format;
2083 entry.surface1Flags = pCmd->surfaceFlags;
2084 entry.numMipLevels = pCmd->numMipLevels;
2085 entry.multisampleCount = pCmd->multisampleCount;
2086 entry.autogenFilter = pCmd->autogenFilter;
2087 entry.size = pCmd->size;
2088 entry.mobid = SVGA_ID_INVALID;
2089 entry.arraySize = pCmd->arraySize;
2090 // entry.mobPitch = 0;
2091 // entry.surface2Flags = 0;
2092 // entry.multisamplePattern = 0;
2093 // entry.qualityLevel = 0;
2094 // entry.bufferByteStride = 0;
2095 // entry.minLOD = 0;
2096
2097 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2098 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
2099 if (RT_SUCCESS(rc))
2100 {
2101 /* Create the host surface. */
2102 SVGA3dMSPattern const multisamplePattern = pCmd->multisampleCount > 1 ? SVGA3D_MS_PATTERN_STANDARD : SVGA3D_MS_PATTERN_NONE;
2103 SVGA3dMSQualityLevel const qualityLevel = pCmd->multisampleCount > 1 ? SVGA3D_MS_QUALITY_FULL : SVGA3D_MS_QUALITY_NONE;
2104 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
2105 pCmd->multisampleCount, multisamplePattern, qualityLevel, pCmd->autogenFilter,
2106 pCmd->numMipLevels, &pCmd->size, pCmd->arraySize, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ false);
2107 }
2108}
2109
2110
2111/* SVGA_3D_CMD_DEFINE_GB_MOB64 1135 */
2112static void vmsvga3dCmdDefineGBMob64(PVGASTATECC pThisCC, SVGA3dCmdDefineGBMob64 const *pCmd)
2113{
2114 //DEBUG_BREAKPOINT_TEST();
2115 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2116
2117 ASSERT_GUEST_RETURN_VOID(pCmd->mobid != SVGA_ID_INVALID); /* The guest should not use this id. */
2118
2119 /* Maybe just update the OTable and create Gbo when the MOB is actually accessed? */
2120 /* Allocate a structure for the MOB. */
2121 PVMSVGAMOB pMob = (PVMSVGAMOB)RTMemAllocZ(sizeof(*pMob));
2122 AssertPtrReturnVoid(pMob);
2123
2124 int rc = vmsvgaR3MobCreate(pSvgaR3State, pCmd->ptDepth, pCmd->base, pCmd->sizeInBytes, pCmd->mobid, pMob);
2125 if (RT_SUCCESS(rc))
2126 {
2127 return;
2128 }
2129
2130 RTMemFree(pMob);
2131}
2132
2133
2134/* SVGA_3D_CMD_DX_DEFINE_CONTEXT 1143 */
2135static int vmsvga3dCmdDXDefineContext(PVGASTATECC pThisCC, SVGA3dCmdDXDefineContext const *pCmd, uint32_t cbCmd)
2136{
2137#ifdef VMSVGA3D_DX
2138 //DEBUG_BREAKPOINT_TEST();
2139 RT_NOREF(cbCmd);
2140
2141 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2142
2143 /* Update the entry in the pSvgaR3State->pGboOTable[SVGA_OTABLE_DXCONTEXT]. */
2144 SVGAOTableDXContextEntry entry;
2145 RT_ZERO(entry);
2146 entry.cid = pCmd->cid;
2147 entry.mobid = SVGA_ID_INVALID;
2148 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2149 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2150 if (RT_SUCCESS(rc))
2151 {
2152 /* Create the host context. */
2153 rc = vmsvga3dDXDefineContext(pThisCC, pCmd->cid);
2154 }
2155
2156 return rc;
2157#else
2158 RT_NOREF(pThisCC, pCmd, cbCmd);
2159 return VERR_NOT_SUPPORTED;
2160#endif
2161}
2162
2163
2164/* SVGA_3D_CMD_DX_DESTROY_CONTEXT 1144 */
2165static int vmsvga3dCmdDXDestroyContext(PVGASTATECC pThisCC, SVGA3dCmdDXDestroyContext const *pCmd, uint32_t cbCmd)
2166{
2167#ifdef VMSVGA3D_DX
2168 //DEBUG_BREAKPOINT_TEST();
2169 RT_NOREF(cbCmd);
2170
2171 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2172
2173 /* Update the entry in the pSvgaR3State->pGboOTable[SVGA_OTABLE_DXCONTEXT]. */
2174 SVGAOTableDXContextEntry entry;
2175 RT_ZERO(entry);
2176 vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2177 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2178
2179 return vmsvga3dDXDestroyContext(pThisCC, pCmd->cid);
2180#else
2181 RT_NOREF(pThisCC, pCmd, cbCmd);
2182 return VERR_NOT_SUPPORTED;
2183#endif
2184}
2185
2186
2187/* SVGA_3D_CMD_DX_BIND_CONTEXT 1145 */
2188static int vmsvga3dCmdDXBindContext(PVGASTATECC pThisCC, SVGA3dCmdDXBindContext const *pCmd, uint32_t cbCmd)
2189{
2190#ifdef VMSVGA3D_DX
2191 //DEBUG_BREAKPOINT_TEST();
2192 RT_NOREF(cbCmd);
2193
2194 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2195
2196 /* Assign a mobid to a cid. */
2197 int rc = VINF_SUCCESS;
2198 if (pCmd->mobid != SVGA_ID_INVALID)
2199 rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
2200 pCmd->mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE);
2201 if (RT_SUCCESS(rc))
2202 {
2203 SVGAOTableDXContextEntry entry;
2204 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2205 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2206 if (RT_SUCCESS(rc))
2207 {
2208 SVGADXContextMobFormat *pSvgaDXContext = NULL;
2209 if (pCmd->mobid != entry.mobid && entry.mobid != SVGA_ID_INVALID)
2210 {
2211 /* Unbind notification to the DX backend. Copy the context data to the guest backing memory. */
2212 pSvgaDXContext = (SVGADXContextMobFormat *)RTMemAlloc(sizeof(SVGADXContextMobFormat));
2213 if (pSvgaDXContext)
2214 {
2215 rc = vmsvga3dDXUnbindContext(pThisCC, pCmd->cid, pSvgaDXContext);
2216 if (RT_SUCCESS(rc))
2217 {
2218 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entry.mobid);
2219 if (pMob)
2220 {
2221 rc = vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, 0, pSvgaDXContext, sizeof(SVGADXContextMobFormat));
2222 }
2223 }
2224
2225 RTMemFree(pSvgaDXContext);
2226 pSvgaDXContext = NULL;
2227 }
2228 }
2229
2230 if (pCmd->mobid != SVGA_ID_INVALID)
2231 {
2232 /* Bind a new context. Copy existing data from the guest backing memory. */
2233 if (pCmd->validContents)
2234 {
2235 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
2236 if (pMob)
2237 {
2238 pSvgaDXContext = (SVGADXContextMobFormat *)RTMemAlloc(sizeof(SVGADXContextMobFormat));
2239 if (pSvgaDXContext)
2240 {
2241 rc = vmsvgaR3GboRead(pSvgaR3State, &pMob->Gbo, 0, pSvgaDXContext, sizeof(SVGADXContextMobFormat));
2242 if (RT_FAILURE(rc))
2243 {
2244 RTMemFree(pSvgaDXContext);
2245 pSvgaDXContext = NULL;
2246 }
2247 }
2248 }
2249 }
2250
2251 rc = vmsvga3dDXBindContext(pThisCC, pCmd->cid, pSvgaDXContext);
2252
2253 RTMemFree(pSvgaDXContext);
2254 }
2255
2256 /* Update the object table. */
2257 entry.mobid = pCmd->mobid;
2258 rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2259 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2260 }
2261 }
2262
2263 return rc;
2264#else
2265 RT_NOREF(pThisCC, pCmd, cbCmd);
2266 return VERR_NOT_SUPPORTED;
2267#endif
2268}
2269
2270
2271/* SVGA_3D_CMD_DX_READBACK_CONTEXT 1146 */
2272static int vmsvga3dCmdDXReadbackContext(PVGASTATECC pThisCC, SVGA3dCmdDXReadbackContext const *pCmd, uint32_t cbCmd)
2273{
2274#ifdef VMSVGA3D_DX
2275 //DEBUG_BREAKPOINT_TEST();
2276 RT_NOREF(cbCmd);
2277
2278 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2279
2280 /* "Request that the device flush the contents back into guest memory." */
2281 SVGAOTableDXContextEntry entry;
2282 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2283 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2284 if (RT_SUCCESS(rc))
2285 {
2286 if (entry.mobid != SVGA_ID_INVALID)
2287 {
2288 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entry.mobid);
2289 if (pMob)
2290 {
2291 /* Get the content. */
2292 SVGADXContextMobFormat *pSvgaDXContext = (SVGADXContextMobFormat *)RTMemAlloc(sizeof(SVGADXContextMobFormat));
2293 if (pSvgaDXContext)
2294 {
2295 rc = vmsvga3dDXReadbackContext(pThisCC, pCmd->cid, pSvgaDXContext);
2296 if (RT_SUCCESS(rc))
2297 rc = vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, 0, pSvgaDXContext, sizeof(SVGADXContextMobFormat));
2298
2299 RTMemFree(pSvgaDXContext);
2300 }
2301 else
2302 rc = VERR_NO_MEMORY;
2303 }
2304 }
2305 }
2306
2307 return rc;
2308#else
2309 RT_NOREF(pThisCC, pCmd, cbCmd);
2310 return VERR_NOT_SUPPORTED;
2311#endif
2312}
2313
2314
2315/* SVGA_3D_CMD_DX_INVALIDATE_CONTEXT 1147 */
2316static int vmsvga3dCmdDXInvalidateContext(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXInvalidateContext const *pCmd, uint32_t cbCmd)
2317{
2318#ifdef VMSVGA3D_DX
2319 DEBUG_BREAKPOINT_TEST();
2320 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2321 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
2322 return vmsvga3dDXInvalidateContext(pThisCC, idDXContext);
2323#else
2324 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2325 return VERR_NOT_SUPPORTED;
2326#endif
2327}
2328
2329
2330/* SVGA_3D_CMD_DX_SET_SINGLE_CONSTANT_BUFFER 1148 */
2331static int vmsvga3dCmdDXSetSingleConstantBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetSingleConstantBuffer const *pCmd, uint32_t cbCmd)
2332{
2333#ifdef VMSVGA3D_DX
2334 //DEBUG_BREAKPOINT_TEST();
2335 RT_NOREF(cbCmd);
2336 return vmsvga3dDXSetSingleConstantBuffer(pThisCC, idDXContext, pCmd);
2337#else
2338 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2339 return VERR_NOT_SUPPORTED;
2340#endif
2341}
2342
2343
2344/* SVGA_3D_CMD_DX_SET_SHADER_RESOURCES 1149 */
2345static int vmsvga3dCmdDXSetShaderResources(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetShaderResources const *pCmd, uint32_t cbCmd)
2346{
2347#ifdef VMSVGA3D_DX
2348 //DEBUG_BREAKPOINT_TEST();
2349 SVGA3dShaderResourceViewId const *paShaderResourceViewId = (SVGA3dShaderResourceViewId *)&pCmd[1];
2350 uint32_t const cShaderResourceViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dShaderResourceViewId);
2351 return vmsvga3dDXSetShaderResources(pThisCC, idDXContext, pCmd, cShaderResourceViewId, paShaderResourceViewId);
2352#else
2353 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2354 return VERR_NOT_SUPPORTED;
2355#endif
2356}
2357
2358
2359/* SVGA_3D_CMD_DX_SET_SHADER 1150 */
2360static int vmsvga3dCmdDXSetShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetShader const *pCmd, uint32_t cbCmd)
2361{
2362#ifdef VMSVGA3D_DX
2363 //DEBUG_BREAKPOINT_TEST();
2364 RT_NOREF(cbCmd);
2365 return vmsvga3dDXSetShader(pThisCC, idDXContext, pCmd);
2366#else
2367 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2368 return VERR_NOT_SUPPORTED;
2369#endif
2370}
2371
2372
2373/* SVGA_3D_CMD_DX_SET_SAMPLERS 1151 */
2374static int vmsvga3dCmdDXSetSamplers(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetSamplers const *pCmd, uint32_t cbCmd)
2375{
2376#ifdef VMSVGA3D_DX
2377 //DEBUG_BREAKPOINT_TEST();
2378 SVGA3dSamplerId const *paSamplerId = (SVGA3dSamplerId *)&pCmd[1];
2379 uint32_t const cSamplerId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSamplerId);
2380 return vmsvga3dDXSetSamplers(pThisCC, idDXContext, pCmd, cSamplerId, paSamplerId);
2381#else
2382 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2383 return VERR_NOT_SUPPORTED;
2384#endif
2385}
2386
2387
2388/* SVGA_3D_CMD_DX_DRAW 1152 */
2389static int vmsvga3dCmdDXDraw(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDraw const *pCmd, uint32_t cbCmd)
2390{
2391#ifdef VMSVGA3D_DX
2392 //DEBUG_BREAKPOINT_TEST();
2393 RT_NOREF(cbCmd);
2394 return vmsvga3dDXDraw(pThisCC, idDXContext, pCmd);
2395#else
2396 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2397 return VERR_NOT_SUPPORTED;
2398#endif
2399}
2400
2401
2402/* SVGA_3D_CMD_DX_DRAW_INDEXED 1153 */
2403static int vmsvga3dCmdDXDrawIndexed(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawIndexed const *pCmd, uint32_t cbCmd)
2404{
2405#ifdef VMSVGA3D_DX
2406 //DEBUG_BREAKPOINT_TEST();
2407 RT_NOREF(cbCmd);
2408 return vmsvga3dDXDrawIndexed(pThisCC, idDXContext, pCmd);
2409#else
2410 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2411 return VERR_NOT_SUPPORTED;
2412#endif
2413}
2414
2415
2416/* SVGA_3D_CMD_DX_DRAW_INSTANCED 1154 */
2417static int vmsvga3dCmdDXDrawInstanced(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawInstanced const *pCmd, uint32_t cbCmd)
2418{
2419#ifdef VMSVGA3D_DX
2420 //DEBUG_BREAKPOINT_TEST();
2421 RT_NOREF(cbCmd);
2422 return vmsvga3dDXDrawInstanced(pThisCC, idDXContext, pCmd);
2423#else
2424 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2425 return VERR_NOT_SUPPORTED;
2426#endif
2427}
2428
2429
2430/* SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED 1155 */
2431static int vmsvga3dCmdDXDrawIndexedInstanced(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawIndexedInstanced const *pCmd, uint32_t cbCmd)
2432{
2433#ifdef VMSVGA3D_DX
2434 //DEBUG_BREAKPOINT_TEST();
2435 RT_NOREF(cbCmd);
2436 return vmsvga3dDXDrawIndexedInstanced(pThisCC, idDXContext, pCmd);
2437#else
2438 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2439 return VERR_NOT_SUPPORTED;
2440#endif
2441}
2442
2443
2444/* SVGA_3D_CMD_DX_DRAW_AUTO 1156 */
2445static int vmsvga3dCmdDXDrawAuto(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawAuto const *pCmd, uint32_t cbCmd)
2446{
2447#ifdef VMSVGA3D_DX
2448 //DEBUG_BREAKPOINT_TEST();
2449 RT_NOREF(pCmd, cbCmd);
2450 return vmsvga3dDXDrawAuto(pThisCC, idDXContext);
2451#else
2452 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2453 return VERR_NOT_SUPPORTED;
2454#endif
2455}
2456
2457
2458/* SVGA_3D_CMD_DX_SET_INPUT_LAYOUT 1157 */
2459static int vmsvga3dCmdDXSetInputLayout(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetInputLayout const *pCmd, uint32_t cbCmd)
2460{
2461#ifdef VMSVGA3D_DX
2462 //DEBUG_BREAKPOINT_TEST();
2463 RT_NOREF(cbCmd);
2464 return vmsvga3dDXSetInputLayout(pThisCC, idDXContext, pCmd->elementLayoutId);
2465#else
2466 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2467 return VERR_NOT_SUPPORTED;
2468#endif
2469}
2470
2471
2472/* SVGA_3D_CMD_DX_SET_VERTEX_BUFFERS 1158 */
2473static int vmsvga3dCmdDXSetVertexBuffers(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetVertexBuffers const *pCmd, uint32_t cbCmd)
2474{
2475#ifdef VMSVGA3D_DX
2476 //DEBUG_BREAKPOINT_TEST();
2477 SVGA3dVertexBuffer const *paVertexBuffer = (SVGA3dVertexBuffer *)&pCmd[1];
2478 uint32_t const cVertexBuffer = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dVertexBuffer);
2479 return vmsvga3dDXSetVertexBuffers(pThisCC, idDXContext, pCmd->startBuffer, cVertexBuffer, paVertexBuffer);
2480#else
2481 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2482 return VERR_NOT_SUPPORTED;
2483#endif
2484}
2485
2486
2487/* SVGA_3D_CMD_DX_SET_INDEX_BUFFER 1159 */
2488static int vmsvga3dCmdDXSetIndexBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetIndexBuffer const *pCmd, uint32_t cbCmd)
2489{
2490#ifdef VMSVGA3D_DX
2491 //DEBUG_BREAKPOINT_TEST();
2492 RT_NOREF(cbCmd);
2493 return vmsvga3dDXSetIndexBuffer(pThisCC, idDXContext, pCmd);
2494#else
2495 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2496 return VERR_NOT_SUPPORTED;
2497#endif
2498}
2499
2500
2501/* SVGA_3D_CMD_DX_SET_TOPOLOGY 1160 */
2502static int vmsvga3dCmdDXSetTopology(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetTopology const *pCmd, uint32_t cbCmd)
2503{
2504#ifdef VMSVGA3D_DX
2505 //DEBUG_BREAKPOINT_TEST();
2506 RT_NOREF(cbCmd);
2507 return vmsvga3dDXSetTopology(pThisCC, idDXContext, pCmd->topology);
2508#else
2509 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2510 return VERR_NOT_SUPPORTED;
2511#endif
2512}
2513
2514
2515/* SVGA_3D_CMD_DX_SET_RENDERTARGETS 1161 */
2516static int vmsvga3dCmdDXSetRenderTargets(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetRenderTargets const *pCmd, uint32_t cbCmd)
2517{
2518#ifdef VMSVGA3D_DX
2519 //DEBUG_BREAKPOINT_TEST();
2520 SVGA3dRenderTargetViewId const *paRenderTargetViewId = (SVGA3dRenderTargetViewId *)&pCmd[1];
2521 uint32_t const cRenderTargetViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dRenderTargetViewId);
2522 return vmsvga3dDXSetRenderTargets(pThisCC, idDXContext, pCmd->depthStencilViewId, cRenderTargetViewId, paRenderTargetViewId);
2523#else
2524 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2525 return VERR_NOT_SUPPORTED;
2526#endif
2527}
2528
2529
2530/* SVGA_3D_CMD_DX_SET_BLEND_STATE 1162 */
2531static int vmsvga3dCmdDXSetBlendState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetBlendState const *pCmd, uint32_t cbCmd)
2532{
2533#ifdef VMSVGA3D_DX
2534 //DEBUG_BREAKPOINT_TEST();
2535 RT_NOREF(cbCmd);
2536 return vmsvga3dDXSetBlendState(pThisCC, idDXContext, pCmd);
2537#else
2538 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2539 return VERR_NOT_SUPPORTED;
2540#endif
2541}
2542
2543
2544/* SVGA_3D_CMD_DX_SET_DEPTHSTENCIL_STATE 1163 */
2545static int vmsvga3dCmdDXSetDepthStencilState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetDepthStencilState const *pCmd, uint32_t cbCmd)
2546{
2547#ifdef VMSVGA3D_DX
2548 //DEBUG_BREAKPOINT_TEST();
2549 RT_NOREF(cbCmd);
2550 return vmsvga3dDXSetDepthStencilState(pThisCC, idDXContext, pCmd);
2551#else
2552 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2553 return VERR_NOT_SUPPORTED;
2554#endif
2555}
2556
2557
2558/* SVGA_3D_CMD_DX_SET_RASTERIZER_STATE 1164 */
2559static int vmsvga3dCmdDXSetRasterizerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetRasterizerState const *pCmd, uint32_t cbCmd)
2560{
2561#ifdef VMSVGA3D_DX
2562 //DEBUG_BREAKPOINT_TEST();
2563 RT_NOREF(cbCmd);
2564 return vmsvga3dDXSetRasterizerState(pThisCC, idDXContext, pCmd->rasterizerId);
2565#else
2566 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2567 return VERR_NOT_SUPPORTED;
2568#endif
2569}
2570
2571
2572/* SVGA_3D_CMD_DX_DEFINE_QUERY 1165 */
2573static int vmsvga3dCmdDXDefineQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineQuery const *pCmd, uint32_t cbCmd)
2574{
2575#ifdef VMSVGA3D_DX
2576 //DEBUG_BREAKPOINT_TEST();
2577 RT_NOREF(cbCmd);
2578 return vmsvga3dDXDefineQuery(pThisCC, idDXContext, pCmd);
2579#else
2580 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2581 return VERR_NOT_SUPPORTED;
2582#endif
2583}
2584
2585
2586/* SVGA_3D_CMD_DX_DESTROY_QUERY 1166 */
2587static int vmsvga3dCmdDXDestroyQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyQuery const *pCmd, uint32_t cbCmd)
2588{
2589#ifdef VMSVGA3D_DX
2590 //DEBUG_BREAKPOINT_TEST();
2591 RT_NOREF(cbCmd);
2592 return vmsvga3dDXDestroyQuery(pThisCC, idDXContext, pCmd);
2593#else
2594 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2595 return VERR_NOT_SUPPORTED;
2596#endif
2597}
2598
2599
2600/* SVGA_3D_CMD_DX_BIND_QUERY 1167 */
2601static int vmsvga3dCmdDXBindQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindQuery const *pCmd, uint32_t cbCmd)
2602{
2603#ifdef VMSVGA3D_DX
2604 //DEBUG_BREAKPOINT_TEST();
2605 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2606 RT_NOREF(cbCmd);
2607 /* This returns NULL if mob does not exist. If the guest sends a wrong mob id, the current mob will be unbound. */
2608 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
2609 return vmsvga3dDXBindQuery(pThisCC, idDXContext, pCmd, pMob);
2610#else
2611 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2612 return VERR_NOT_SUPPORTED;
2613#endif
2614}
2615
2616
2617/* SVGA_3D_CMD_DX_SET_QUERY_OFFSET 1168 */
2618static int vmsvga3dCmdDXSetQueryOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetQueryOffset const *pCmd, uint32_t cbCmd)
2619{
2620#ifdef VMSVGA3D_DX
2621 //DEBUG_BREAKPOINT_TEST();
2622 RT_NOREF(cbCmd);
2623 return vmsvga3dDXSetQueryOffset(pThisCC, idDXContext, pCmd);
2624#else
2625 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2626 return VERR_NOT_SUPPORTED;
2627#endif
2628}
2629
2630
2631/* SVGA_3D_CMD_DX_BEGIN_QUERY 1169 */
2632static int vmsvga3dCmdDXBeginQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBeginQuery const *pCmd, uint32_t cbCmd)
2633{
2634#ifdef VMSVGA3D_DX
2635 //DEBUG_BREAKPOINT_TEST();
2636 RT_NOREF(cbCmd);
2637 return vmsvga3dDXBeginQuery(pThisCC, idDXContext, pCmd);
2638#else
2639 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2640 return VERR_NOT_SUPPORTED;
2641#endif
2642}
2643
2644
2645/* SVGA_3D_CMD_DX_END_QUERY 1170 */
2646static int vmsvga3dCmdDXEndQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXEndQuery const *pCmd, uint32_t cbCmd)
2647{
2648#ifdef VMSVGA3D_DX
2649 //DEBUG_BREAKPOINT_TEST();
2650 RT_NOREF(cbCmd);
2651 return vmsvga3dDXEndQuery(pThisCC, idDXContext, pCmd);
2652#else
2653 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2654 return VERR_NOT_SUPPORTED;
2655#endif
2656}
2657
2658
2659/* SVGA_3D_CMD_DX_READBACK_QUERY 1171 */
2660static int vmsvga3dCmdDXReadbackQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXReadbackQuery const *pCmd, uint32_t cbCmd)
2661{
2662#ifdef VMSVGA3D_DX
2663 //DEBUG_BREAKPOINT_TEST();
2664 RT_NOREF(cbCmd);
2665 return vmsvga3dDXReadbackQuery(pThisCC, idDXContext, pCmd);
2666#else
2667 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2668 return VERR_NOT_SUPPORTED;
2669#endif
2670}
2671
2672
2673/* SVGA_3D_CMD_DX_SET_PREDICATION 1172 */
2674static int vmsvga3dCmdDXSetPredication(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetPredication const *pCmd, uint32_t cbCmd)
2675{
2676#ifdef VMSVGA3D_DX
2677 //DEBUG_BREAKPOINT_TEST();
2678 RT_NOREF(cbCmd);
2679 return vmsvga3dDXSetPredication(pThisCC, idDXContext, pCmd);
2680#else
2681 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2682 return VERR_NOT_SUPPORTED;
2683#endif
2684}
2685
2686
2687/* SVGA_3D_CMD_DX_SET_SOTARGETS 1173 */
2688static int vmsvga3dCmdDXSetSOTargets(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetSOTargets const *pCmd, uint32_t cbCmd)
2689{
2690#ifdef VMSVGA3D_DX
2691 //DEBUG_BREAKPOINT_TEST();
2692 SVGA3dSoTarget const *paSoTarget = (SVGA3dSoTarget *)&pCmd[1];
2693 uint32_t const cSoTarget = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSoTarget);
2694 return vmsvga3dDXSetSOTargets(pThisCC, idDXContext, cSoTarget, paSoTarget);
2695#else
2696 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2697 return VERR_NOT_SUPPORTED;
2698#endif
2699}
2700
2701
2702/* SVGA_3D_CMD_DX_SET_VIEWPORTS 1174 */
2703static int vmsvga3dCmdDXSetViewports(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetViewports const *pCmd, uint32_t cbCmd)
2704{
2705#ifdef VMSVGA3D_DX
2706 //DEBUG_BREAKPOINT_TEST();
2707 SVGA3dViewport const *paViewport = (SVGA3dViewport *)&pCmd[1];
2708 uint32_t const cViewport = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dViewport);
2709 return vmsvga3dDXSetViewports(pThisCC, idDXContext, cViewport, paViewport);
2710#else
2711 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2712 return VERR_NOT_SUPPORTED;
2713#endif
2714}
2715
2716
2717/* SVGA_3D_CMD_DX_SET_SCISSORRECTS 1175 */
2718static int vmsvga3dCmdDXSetScissorRects(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetScissorRects const *pCmd, uint32_t cbCmd)
2719{
2720#ifdef VMSVGA3D_DX
2721 //DEBUG_BREAKPOINT_TEST();
2722 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
2723 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
2724 return vmsvga3dDXSetScissorRects(pThisCC, idDXContext, cRect, paRect);
2725#else
2726 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2727 return VERR_NOT_SUPPORTED;
2728#endif
2729}
2730
2731
2732/* SVGA_3D_CMD_DX_CLEAR_RENDERTARGET_VIEW 1176 */
2733static int vmsvga3dCmdDXClearRenderTargetView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearRenderTargetView const *pCmd, uint32_t cbCmd)
2734{
2735#ifdef VMSVGA3D_DX
2736 //DEBUG_BREAKPOINT_TEST();
2737 RT_NOREF(cbCmd);
2738 return vmsvga3dDXClearRenderTargetView(pThisCC, idDXContext, pCmd);
2739#else
2740 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2741 return VERR_NOT_SUPPORTED;
2742#endif
2743}
2744
2745
2746/* SVGA_3D_CMD_DX_CLEAR_DEPTHSTENCIL_VIEW 1177 */
2747static int vmsvga3dCmdDXClearDepthStencilView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearDepthStencilView const *pCmd, uint32_t cbCmd)
2748{
2749#ifdef VMSVGA3D_DX
2750 //DEBUG_BREAKPOINT_TEST();
2751 RT_NOREF(cbCmd);
2752 return vmsvga3dDXClearDepthStencilView(pThisCC, idDXContext, pCmd);
2753#else
2754 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2755 return VERR_NOT_SUPPORTED;
2756#endif
2757}
2758
2759
2760/* SVGA_3D_CMD_DX_PRED_COPY_REGION 1178 */
2761static int vmsvga3dCmdDXPredCopyRegion(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredCopyRegion const *pCmd, uint32_t cbCmd)
2762{
2763#ifdef VMSVGA3D_DX
2764 //DEBUG_BREAKPOINT_TEST();
2765 RT_NOREF(cbCmd);
2766 return vmsvga3dDXPredCopyRegion(pThisCC, idDXContext, pCmd);
2767#else
2768 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2769 return VERR_NOT_SUPPORTED;
2770#endif
2771}
2772
2773
2774/* SVGA_3D_CMD_DX_PRED_COPY 1179 */
2775static int vmsvga3dCmdDXPredCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredCopy const *pCmd, uint32_t cbCmd)
2776{
2777#ifdef VMSVGA3D_DX
2778 //DEBUG_BREAKPOINT_TEST();
2779 RT_NOREF(cbCmd);
2780 return vmsvga3dDXPredCopy(pThisCC, idDXContext, pCmd);
2781#else
2782 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2783 return VERR_NOT_SUPPORTED;
2784#endif
2785}
2786
2787
2788/* SVGA_3D_CMD_DX_PRESENTBLT 1180 */
2789static int vmsvga3dCmdDXPresentBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPresentBlt const *pCmd, uint32_t cbCmd)
2790{
2791#ifdef VMSVGA3D_DX
2792 //DEBUG_BREAKPOINT_TEST();
2793 RT_NOREF(cbCmd);
2794 return vmsvga3dDXPresentBlt(pThisCC, idDXContext, pCmd);
2795#else
2796 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2797 return VERR_NOT_SUPPORTED;
2798#endif
2799}
2800
2801
2802/* SVGA_3D_CMD_DX_GENMIPS 1181 */
2803static int vmsvga3dCmdDXGenMips(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXGenMips const *pCmd, uint32_t cbCmd)
2804{
2805#ifdef VMSVGA3D_DX
2806 //DEBUG_BREAKPOINT_TEST();
2807 RT_NOREF(cbCmd);
2808 return vmsvga3dDXGenMips(pThisCC, idDXContext, pCmd);
2809#else
2810 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2811 return VERR_NOT_SUPPORTED;
2812#endif
2813}
2814
2815
2816/* SVGA_3D_CMD_DX_UPDATE_SUBRESOURCE 1182 */
2817static int vmsvga3dCmdDXUpdateSubResource(PVGASTATECC pThisCC, SVGA3dCmdDXUpdateSubResource const *pCmd, uint32_t cbCmd)
2818{
2819#ifdef VMSVGA3D_DX
2820 //DEBUG_BREAKPOINT_TEST();
2821 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2822 RT_NOREF(cbCmd);
2823
2824 LogFlowFunc(("sid=%u, subResource=%u, box=%d,%d,%d %ux%ux%u\n",
2825 pCmd->sid, pCmd->subResource, pCmd->box.x, pCmd->box.y, pCmd->box.z, pCmd->box.w, pCmd->box.h, pCmd->box.d));
2826
2827 /* "Inform the device that the guest-contents have been updated." */
2828 SVGAOTableSurfaceEntry entrySurface;
2829 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2830 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2831 if (RT_SUCCESS(rc))
2832 {
2833 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
2834 if (pMob)
2835 {
2836 uint32 const cSubresource = vmsvga3dGetSubresourceCount(pThisCC, pCmd->sid);
2837 ASSERT_GUEST_RETURN(pCmd->subResource < cSubresource, VERR_INVALID_PARAMETER);
2838 /* pCmd->box will be verified by the mapping function. */
2839 RT_UNTRUSTED_VALIDATED_FENCE();
2840
2841 /** @todo Mapping functions should use subresource index rather than SVGA3dSurfaceImageId? */
2842 SVGA3dSurfaceImageId image;
2843 image.sid = pCmd->sid;
2844 vmsvga3dCalcMipmapAndFace(entrySurface.numMipLevels, pCmd->subResource, &image.mipmap, &image.face);
2845
2846 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, &pCmd->box, SVGA3D_WRITE_HOST_VRAM);
2847 AssertRC(rc);
2848 }
2849 }
2850
2851 return rc;
2852#else
2853 RT_NOREF(pThisCC, pCmd, cbCmd);
2854 return VERR_NOT_SUPPORTED;
2855#endif
2856}
2857
2858
2859/* SVGA_3D_CMD_DX_READBACK_SUBRESOURCE 1183 */
2860static int vmsvga3dCmdDXReadbackSubResource(PVGASTATECC pThisCC, SVGA3dCmdDXReadbackSubResource const *pCmd, uint32_t cbCmd)
2861{
2862#ifdef VMSVGA3D_DX
2863 //DEBUG_BREAKPOINT_TEST();
2864 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2865 RT_NOREF(cbCmd);
2866
2867 LogFlowFunc(("sid=%u, subResource=%u\n",
2868 pCmd->sid, pCmd->subResource));
2869
2870 /* "Request the device to flush the dirty contents into the guest." */
2871 SVGAOTableSurfaceEntry entrySurface;
2872 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2873 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2874 if (RT_SUCCESS(rc))
2875 {
2876 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
2877 if (pMob)
2878 {
2879 uint32 const cSubresource = vmsvga3dGetSubresourceCount(pThisCC, pCmd->sid);
2880 ASSERT_GUEST_RETURN(pCmd->subResource < cSubresource, VERR_INVALID_PARAMETER);
2881 RT_UNTRUSTED_VALIDATED_FENCE();
2882
2883 /** @todo Mapping functions should use subresource index rather than SVGA3dSurfaceImageId? */
2884 SVGA3dSurfaceImageId image;
2885 image.sid = pCmd->sid;
2886 vmsvga3dCalcMipmapAndFace(entrySurface.numMipLevels, pCmd->subResource, &image.mipmap, &image.face);
2887
2888 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, /* all pBox = */ NULL, SVGA3D_READ_HOST_VRAM);
2889 AssertRC(rc);
2890 }
2891 }
2892
2893 return rc;
2894#else
2895 RT_NOREF(pThisCC, pCmd, cbCmd);
2896 return VERR_NOT_SUPPORTED;
2897#endif
2898}
2899
2900
2901/* SVGA_3D_CMD_DX_INVALIDATE_SUBRESOURCE 1184 */
2902static int vmsvga3dCmdDXInvalidateSubResource(PVGASTATECC pThisCC, SVGA3dCmdDXInvalidateSubResource const *pCmd, uint32_t cbCmd)
2903{
2904#ifdef VMSVGA3D_DX
2905 DEBUG_BREAKPOINT_TEST();
2906 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2907 RT_NOREF(cbCmd);
2908
2909 LogFlowFunc(("sid=%u, subResource=%u\n",
2910 pCmd->sid, pCmd->subResource));
2911
2912 /* "Notify the device that the contents can be lost." */
2913 SVGAOTableSurfaceEntry entrySurface;
2914 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2915 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2916 if (RT_SUCCESS(rc))
2917 {
2918 uint32_t iFace;
2919 uint32_t iMipmap;
2920 vmsvga3dCalcMipmapAndFace(entrySurface.numMipLevels, pCmd->subResource, &iMipmap, &iFace);
2921 vmsvga3dSurfaceInvalidate(pThisCC, pCmd->sid, iFace, iMipmap);
2922 }
2923
2924 return rc;
2925#else
2926 RT_NOREF(pThisCC, pCmd, cbCmd);
2927 return VERR_NOT_SUPPORTED;
2928#endif
2929}
2930
2931
2932/* SVGA_3D_CMD_DX_DEFINE_SHADERRESOURCE_VIEW 1185 */
2933static int vmsvga3dCmdDXDefineShaderResourceView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineShaderResourceView const *pCmd, uint32_t cbCmd)
2934{
2935#ifdef VMSVGA3D_DX
2936 //DEBUG_BREAKPOINT_TEST();
2937 RT_NOREF(cbCmd);
2938 return vmsvga3dDXDefineShaderResourceView(pThisCC, idDXContext, pCmd);
2939#else
2940 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2941 return VERR_NOT_SUPPORTED;
2942#endif
2943}
2944
2945
2946/* SVGA_3D_CMD_DX_DESTROY_SHADERRESOURCE_VIEW 1186 */
2947static int vmsvga3dCmdDXDestroyShaderResourceView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyShaderResourceView const *pCmd, uint32_t cbCmd)
2948{
2949#ifdef VMSVGA3D_DX
2950 //DEBUG_BREAKPOINT_TEST();
2951 RT_NOREF(cbCmd);
2952 return vmsvga3dDXDestroyShaderResourceView(pThisCC, idDXContext, pCmd);
2953#else
2954 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2955 return VERR_NOT_SUPPORTED;
2956#endif
2957}
2958
2959
2960/* SVGA_3D_CMD_DX_DEFINE_RENDERTARGET_VIEW 1187 */
2961static int vmsvga3dCmdDXDefineRenderTargetView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineRenderTargetView const *pCmd, uint32_t cbCmd)
2962{
2963#ifdef VMSVGA3D_DX
2964 //DEBUG_BREAKPOINT_TEST();
2965 RT_NOREF(cbCmd);
2966 return vmsvga3dDXDefineRenderTargetView(pThisCC, idDXContext, pCmd);
2967#else
2968 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2969 return VERR_NOT_SUPPORTED;
2970#endif
2971}
2972
2973
2974/* SVGA_3D_CMD_DX_DESTROY_RENDERTARGET_VIEW 1188 */
2975static int vmsvga3dCmdDXDestroyRenderTargetView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyRenderTargetView const *pCmd, uint32_t cbCmd)
2976{
2977#ifdef VMSVGA3D_DX
2978 //DEBUG_BREAKPOINT_TEST();
2979 RT_NOREF(cbCmd);
2980 return vmsvga3dDXDestroyRenderTargetView(pThisCC, idDXContext, pCmd);
2981#else
2982 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2983 return VERR_NOT_SUPPORTED;
2984#endif
2985}
2986
2987
2988/* SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW 1189 */
2989static int vmsvga3dCmdDXDefineDepthStencilView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineDepthStencilView const *pCmd, uint32_t cbCmd)
2990{
2991#ifdef VMSVGA3D_DX
2992 //DEBUG_BREAKPOINT_TEST();
2993 RT_NOREF(cbCmd);
2994 SVGA3dCmdDXDefineDepthStencilView_v2 cmd;
2995 cmd.depthStencilViewId = pCmd->depthStencilViewId;
2996 cmd.sid = pCmd->sid;
2997 cmd.format = pCmd->format;
2998 cmd.resourceDimension = pCmd->resourceDimension;
2999 cmd.mipSlice = pCmd->mipSlice;
3000 cmd.firstArraySlice = pCmd->firstArraySlice;
3001 cmd.arraySize = pCmd->arraySize;
3002 cmd.flags = 0;
3003 return vmsvga3dDXDefineDepthStencilView(pThisCC, idDXContext, &cmd);
3004#else
3005 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3006 return VERR_NOT_SUPPORTED;
3007#endif
3008}
3009
3010
3011/* SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_VIEW 1190 */
3012static int vmsvga3dCmdDXDestroyDepthStencilView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyDepthStencilView const *pCmd, uint32_t cbCmd)
3013{
3014#ifdef VMSVGA3D_DX
3015 //DEBUG_BREAKPOINT_TEST();
3016 RT_NOREF(cbCmd);
3017 return vmsvga3dDXDestroyDepthStencilView(pThisCC, idDXContext, pCmd);
3018#else
3019 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3020 return VERR_NOT_SUPPORTED;
3021#endif
3022}
3023
3024
3025/* SVGA_3D_CMD_DX_DEFINE_ELEMENTLAYOUT 1191 */
3026static int vmsvga3dCmdDXDefineElementLayout(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineElementLayout const *pCmd, uint32_t cbCmd)
3027{
3028#ifdef VMSVGA3D_DX
3029 //DEBUG_BREAKPOINT_TEST();
3030 SVGA3dInputElementDesc const *paDesc = (SVGA3dInputElementDesc *)&pCmd[1];
3031 uint32_t const cDesc = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dInputElementDesc);
3032 return vmsvga3dDXDefineElementLayout(pThisCC, idDXContext, pCmd->elementLayoutId, cDesc, paDesc);
3033#else
3034 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3035 return VERR_NOT_SUPPORTED;
3036#endif
3037}
3038
3039
3040/* SVGA_3D_CMD_DX_DESTROY_ELEMENTLAYOUT 1192 */
3041static int vmsvga3dCmdDXDestroyElementLayout(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyElementLayout const *pCmd, uint32_t cbCmd)
3042{
3043#ifdef VMSVGA3D_DX
3044 //DEBUG_BREAKPOINT_TEST();
3045 RT_NOREF(cbCmd);
3046 return vmsvga3dDXDestroyElementLayout(pThisCC, idDXContext, pCmd);
3047#else
3048 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3049 return VERR_NOT_SUPPORTED;
3050#endif
3051}
3052
3053
3054/* SVGA_3D_CMD_DX_DEFINE_BLEND_STATE 1193 */
3055static int vmsvga3dCmdDXDefineBlendState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineBlendState const *pCmd, uint32_t cbCmd)
3056{
3057#ifdef VMSVGA3D_DX
3058 //DEBUG_BREAKPOINT_TEST();
3059 RT_NOREF(cbCmd);
3060 return vmsvga3dDXDefineBlendState(pThisCC, idDXContext, pCmd);
3061#else
3062 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3063 return VERR_NOT_SUPPORTED;
3064#endif
3065}
3066
3067
3068/* SVGA_3D_CMD_DX_DESTROY_BLEND_STATE 1194 */
3069static int vmsvga3dCmdDXDestroyBlendState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyBlendState const *pCmd, uint32_t cbCmd)
3070{
3071#ifdef VMSVGA3D_DX
3072 //DEBUG_BREAKPOINT_TEST();
3073 RT_NOREF(cbCmd);
3074 return vmsvga3dDXDestroyBlendState(pThisCC, idDXContext, pCmd);
3075#else
3076 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3077 return VERR_NOT_SUPPORTED;
3078#endif
3079}
3080
3081
3082/* SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_STATE 1195 */
3083static int vmsvga3dCmdDXDefineDepthStencilState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineDepthStencilState const *pCmd, uint32_t cbCmd)
3084{
3085#ifdef VMSVGA3D_DX
3086 //DEBUG_BREAKPOINT_TEST();
3087 RT_NOREF(cbCmd);
3088 return vmsvga3dDXDefineDepthStencilState(pThisCC, idDXContext, pCmd);
3089#else
3090 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3091 return VERR_NOT_SUPPORTED;
3092#endif
3093}
3094
3095
3096/* SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_STATE 1196 */
3097static int vmsvga3dCmdDXDestroyDepthStencilState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyDepthStencilState const *pCmd, uint32_t cbCmd)
3098{
3099#ifdef VMSVGA3D_DX
3100 //DEBUG_BREAKPOINT_TEST();
3101 RT_NOREF(cbCmd);
3102 return vmsvga3dDXDestroyDepthStencilState(pThisCC, idDXContext, pCmd);
3103#else
3104 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3105 return VERR_NOT_SUPPORTED;
3106#endif
3107}
3108
3109
3110/* SVGA_3D_CMD_DX_DEFINE_RASTERIZER_STATE 1197 */
3111static int vmsvga3dCmdDXDefineRasterizerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineRasterizerState const *pCmd, uint32_t cbCmd)
3112{
3113#ifdef VMSVGA3D_DX
3114 //DEBUG_BREAKPOINT_TEST();
3115 RT_NOREF(cbCmd);
3116 return vmsvga3dDXDefineRasterizerState(pThisCC, idDXContext, pCmd);
3117#else
3118 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3119 return VERR_NOT_SUPPORTED;
3120#endif
3121}
3122
3123
3124/* SVGA_3D_CMD_DX_DESTROY_RASTERIZER_STATE 1198 */
3125static int vmsvga3dCmdDXDestroyRasterizerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyRasterizerState const *pCmd, uint32_t cbCmd)
3126{
3127#ifdef VMSVGA3D_DX
3128 //DEBUG_BREAKPOINT_TEST();
3129 RT_NOREF(cbCmd);
3130 return vmsvga3dDXDestroyRasterizerState(pThisCC, idDXContext, pCmd);
3131#else
3132 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3133 return VERR_NOT_SUPPORTED;
3134#endif
3135}
3136
3137
3138/* SVGA_3D_CMD_DX_DEFINE_SAMPLER_STATE 1199 */
3139static int vmsvga3dCmdDXDefineSamplerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineSamplerState const *pCmd, uint32_t cbCmd)
3140{
3141#ifdef VMSVGA3D_DX
3142 //DEBUG_BREAKPOINT_TEST();
3143 RT_NOREF(cbCmd);
3144 return vmsvga3dDXDefineSamplerState(pThisCC, idDXContext, pCmd);
3145#else
3146 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3147 return VERR_NOT_SUPPORTED;
3148#endif
3149}
3150
3151
3152/* SVGA_3D_CMD_DX_DESTROY_SAMPLER_STATE 1200 */
3153static int vmsvga3dCmdDXDestroySamplerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroySamplerState const *pCmd, uint32_t cbCmd)
3154{
3155#ifdef VMSVGA3D_DX
3156 //DEBUG_BREAKPOINT_TEST();
3157 RT_NOREF(cbCmd);
3158 return vmsvga3dDXDestroySamplerState(pThisCC, idDXContext, pCmd);
3159#else
3160 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3161 return VERR_NOT_SUPPORTED;
3162#endif
3163}
3164
3165
3166/* SVGA_3D_CMD_DX_DEFINE_SHADER 1201 */
3167static int vmsvga3dCmdDXDefineShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineShader const *pCmd, uint32_t cbCmd)
3168{
3169#ifdef VMSVGA3D_DX
3170 //DEBUG_BREAKPOINT_TEST();
3171 RT_NOREF(cbCmd);
3172 return vmsvga3dDXDefineShader(pThisCC, idDXContext, pCmd);
3173#else
3174 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3175 return VERR_NOT_SUPPORTED;
3176#endif
3177}
3178
3179
3180/* SVGA_3D_CMD_DX_DESTROY_SHADER 1202 */
3181static int vmsvga3dCmdDXDestroyShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyShader const *pCmd, uint32_t cbCmd)
3182{
3183#ifdef VMSVGA3D_DX
3184 //DEBUG_BREAKPOINT_TEST();
3185 RT_NOREF(cbCmd);
3186 return vmsvga3dDXDestroyShader(pThisCC, idDXContext, pCmd);
3187#else
3188 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3189 return VERR_NOT_SUPPORTED;
3190#endif
3191}
3192
3193
3194/* SVGA_3D_CMD_DX_BIND_SHADER 1203 */
3195static int vmsvga3dCmdDXBindShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindShader const *pCmd, uint32_t cbCmd)
3196{
3197#ifdef VMSVGA3D_DX
3198 //DEBUG_BREAKPOINT_TEST();
3199 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3200 RT_NOREF(idDXContext, cbCmd);
3201 /* This returns NULL if mob does not exist. If the guest sends a wrong mob id, the current mob will be unbound. */
3202 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
3203 return vmsvga3dDXBindShader(pThisCC, pCmd, pMob);
3204#else
3205 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3206 return VERR_NOT_SUPPORTED;
3207#endif
3208}
3209
3210
3211/* SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT 1204 */
3212static int vmsvga3dCmdDXDefineStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineStreamOutput const *pCmd, uint32_t cbCmd)
3213{
3214#ifdef VMSVGA3D_DX
3215 //DEBUG_BREAKPOINT_TEST();
3216 RT_NOREF(cbCmd);
3217 return vmsvga3dDXDefineStreamOutput(pThisCC, idDXContext, pCmd);
3218#else
3219 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3220 return VERR_NOT_SUPPORTED;
3221#endif
3222}
3223
3224
3225/* SVGA_3D_CMD_DX_DESTROY_STREAMOUTPUT 1205 */
3226static int vmsvga3dCmdDXDestroyStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyStreamOutput const *pCmd, uint32_t cbCmd)
3227{
3228#ifdef VMSVGA3D_DX
3229 //DEBUG_BREAKPOINT_TEST();
3230 RT_NOREF(cbCmd);
3231 return vmsvga3dDXDestroyStreamOutput(pThisCC, idDXContext, pCmd);
3232#else
3233 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3234 return VERR_NOT_SUPPORTED;
3235#endif
3236}
3237
3238
3239/* SVGA_3D_CMD_DX_SET_STREAMOUTPUT 1206 */
3240static int vmsvga3dCmdDXSetStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetStreamOutput const *pCmd, uint32_t cbCmd)
3241{
3242#ifdef VMSVGA3D_DX
3243 //DEBUG_BREAKPOINT_TEST();
3244 RT_NOREF(cbCmd);
3245 return vmsvga3dDXSetStreamOutput(pThisCC, idDXContext, pCmd);
3246#else
3247 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3248 return VERR_NOT_SUPPORTED;
3249#endif
3250}
3251
3252
3253/* SVGA_3D_CMD_DX_SET_COTABLE 1207 */
3254static int vmsvga3dCmdDXSetCOTable(PVGASTATECC pThisCC, SVGA3dCmdDXSetCOTable const *pCmd, uint32_t cbCmd)
3255{
3256#ifdef VMSVGA3D_DX
3257 //DEBUG_BREAKPOINT_TEST();
3258 RT_NOREF(cbCmd);
3259 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3260 /* This returns NULL if mob does not exist. If the guest sends a wrong mob id, the current mob will be unbound. */
3261 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
3262 return vmsvga3dDXSetCOTable(pThisCC, pCmd, pMob);
3263#else
3264 RT_NOREF(pThisCC, pCmd, cbCmd);
3265 return VERR_NOT_SUPPORTED;
3266#endif
3267}
3268
3269
3270/* SVGA_3D_CMD_DX_READBACK_COTABLE 1208 */
3271static int vmsvga3dCmdDXReadbackCOTable(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXReadbackCOTable const *pCmd, uint32_t cbCmd)
3272{
3273#ifdef VMSVGA3D_DX
3274 //DEBUG_BREAKPOINT_TEST();
3275 RT_NOREF(idDXContext, cbCmd);
3276 return vmsvga3dDXReadbackCOTable(pThisCC, pCmd);
3277#else
3278 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3279 return VERR_NOT_SUPPORTED;
3280#endif
3281}
3282
3283
3284/* SVGA_3D_CMD_DX_BUFFER_COPY 1209 */
3285static int vmsvga3dCmdDXBufferCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBufferCopy const *pCmd, uint32_t cbCmd)
3286{
3287#ifdef VMSVGA3D_DX
3288 //DEBUG_BREAKPOINT_TEST();
3289 RT_NOREF(idDXContext, cbCmd);
3290
3291 int rc;
3292
3293 /** @todo Backend should o the copy is both buffers have a hardware resource. */
3294 SVGA3dSurfaceImageId imageBufferSrc;
3295 imageBufferSrc.sid = pCmd->src;
3296 imageBufferSrc.face = 0;
3297 imageBufferSrc.mipmap = 0;
3298
3299 SVGA3dSurfaceImageId imageBufferDest;
3300 imageBufferDest.sid = pCmd->dest;
3301 imageBufferDest.face = 0;
3302 imageBufferDest.mipmap = 0;
3303
3304 /*
3305 * Map the source buffer.
3306 */
3307 VMSVGA3D_MAPPED_SURFACE mapBufferSrc;
3308 rc = vmsvga3dSurfaceMap(pThisCC, &imageBufferSrc, NULL, VMSVGA3D_SURFACE_MAP_READ, &mapBufferSrc);
3309 if (RT_SUCCESS(rc))
3310 {
3311 /*
3312 * Map the destination buffer.
3313 */
3314 VMSVGA3D_MAPPED_SURFACE mapBufferDest;
3315 rc = vmsvga3dSurfaceMap(pThisCC, &imageBufferDest, NULL, VMSVGA3D_SURFACE_MAP_WRITE, &mapBufferDest);
3316 if (RT_SUCCESS(rc))
3317 {
3318 /*
3319 * Copy the source buffer to the destination.
3320 */
3321 uint8_t const *pu8BufferSrc = (uint8_t *)mapBufferSrc.pvData;
3322 uint32_t const cbBufferSrc = mapBufferSrc.cbRow;
3323
3324 uint8_t *pu8BufferDest = (uint8_t *)mapBufferDest.pvData;
3325 uint32_t const cbBufferDest = mapBufferDest.cbRow;
3326
3327 if ( pCmd->srcX < cbBufferSrc
3328 && pCmd->width <= cbBufferSrc- pCmd->srcX
3329 && pCmd->destX < cbBufferDest
3330 && pCmd->width <= cbBufferDest - pCmd->destX)
3331 {
3332 RT_UNTRUSTED_VALIDATED_FENCE();
3333
3334 memcpy(&pu8BufferDest[pCmd->destX], &pu8BufferSrc[pCmd->srcX], pCmd->width);
3335 }
3336 else
3337 ASSERT_GUEST_FAILED_STMT(rc = VERR_INVALID_PARAMETER);
3338
3339 vmsvga3dSurfaceUnmap(pThisCC, &imageBufferDest, &mapBufferDest, true);
3340 }
3341
3342 vmsvga3dSurfaceUnmap(pThisCC, &imageBufferSrc, &mapBufferSrc, false);
3343 }
3344
3345 return rc;
3346#else
3347 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3348 return VERR_NOT_SUPPORTED;
3349#endif
3350}
3351
3352
3353/* SVGA_3D_CMD_DX_TRANSFER_FROM_BUFFER 1210 */
3354static int vmsvga3dCmdDXTransferFromBuffer(PVGASTATECC pThisCC, SVGA3dCmdDXTransferFromBuffer const *pCmd, uint32_t cbCmd)
3355{
3356#ifdef VMSVGA3D_DX
3357 //DEBUG_BREAKPOINT_TEST();
3358 RT_NOREF(cbCmd);
3359
3360 /* Plan:
3361 * - map the buffer;
3362 * - map the surface;
3363 * - copy from buffer map to the surface map.
3364 */
3365
3366 int rc;
3367
3368 SVGA3dSurfaceImageId imageBuffer;
3369 imageBuffer.sid = pCmd->srcSid;
3370 imageBuffer.face = 0;
3371 imageBuffer.mipmap = 0;
3372
3373 SVGA3dSurfaceImageId imageSurface;
3374 imageSurface.sid = pCmd->destSid;
3375 rc = vmsvga3dCalcSurfaceMipmapAndFace(pThisCC, pCmd->destSid, pCmd->destSubResource, &imageSurface.mipmap, &imageSurface.face);
3376 AssertRCReturn(rc, rc);
3377
3378 /*
3379 * Map the buffer.
3380 */
3381 VMSVGA3D_MAPPED_SURFACE mapBuffer;
3382 rc = vmsvga3dSurfaceMap(pThisCC, &imageBuffer, NULL, VMSVGA3D_SURFACE_MAP_READ, &mapBuffer);
3383 if (RT_SUCCESS(rc))
3384 {
3385 /*
3386 * Map the surface.
3387 */
3388 VMSVGA3D_MAPPED_SURFACE mapSurface;
3389 rc = vmsvga3dSurfaceMap(pThisCC, &imageSurface, &pCmd->destBox, VMSVGA3D_SURFACE_MAP_WRITE, &mapSurface);
3390 if (RT_SUCCESS(rc))
3391 {
3392 /*
3393 * Copy the mapped buffer to the surface. "Raw byte wise transfer"
3394 */
3395 uint8_t const *pu8Buffer = (uint8_t *)mapBuffer.pvData;
3396 uint32_t const cbBuffer = mapBuffer.cbRow;
3397
3398 if (pCmd->srcOffset <= cbBuffer)
3399 {
3400 RT_UNTRUSTED_VALIDATED_FENCE();
3401 uint8_t const *pu8BufferBegin = pu8Buffer;
3402 uint8_t const *pu8BufferEnd = pu8Buffer + cbBuffer;
3403
3404 pu8Buffer += pCmd->srcOffset;
3405
3406 uint8_t *pu8Surface = (uint8_t *)mapSurface.pvData;
3407
3408 uint32_t const cbRowCopy = RT_MIN(pCmd->srcPitch, mapSurface.cbRow);
3409 for (uint32_t z = 0; z < mapSurface.box.d && RT_SUCCESS(rc); ++z)
3410 {
3411 uint8_t const *pu8BufferRow = pu8Buffer;
3412 uint8_t *pu8SurfaceRow = pu8Surface;
3413 for (uint32_t iRow = 0; iRow < mapSurface.cRows; ++iRow)
3414 {
3415 ASSERT_GUEST_STMT_BREAK( (uintptr_t)pu8BufferRow >= (uintptr_t)pu8BufferBegin
3416 && (uintptr_t)pu8BufferRow < (uintptr_t)pu8BufferEnd
3417 && (uintptr_t)pu8BufferRow < (uintptr_t)(pu8BufferRow + cbRowCopy)
3418 && (uintptr_t)(pu8BufferRow + cbRowCopy) > (uintptr_t)pu8BufferBegin
3419 && (uintptr_t)(pu8BufferRow + cbRowCopy) <= (uintptr_t)pu8BufferEnd,
3420 rc = VERR_INVALID_PARAMETER);
3421
3422 memcpy(pu8SurfaceRow, pu8BufferRow, cbRowCopy);
3423
3424 pu8SurfaceRow += mapSurface.cbRowPitch;
3425 pu8BufferRow += pCmd->srcPitch;
3426 }
3427
3428 pu8Buffer += pCmd->srcSlicePitch;
3429 pu8Surface += mapSurface.cbDepthPitch;
3430 }
3431 }
3432 else
3433 ASSERT_GUEST_FAILED_STMT(rc = VERR_INVALID_PARAMETER);
3434
3435 vmsvga3dSurfaceUnmap(pThisCC, &imageSurface, &mapSurface, true);
3436 }
3437
3438 vmsvga3dSurfaceUnmap(pThisCC, &imageBuffer, &mapBuffer, false);
3439 }
3440
3441 return rc;
3442#else
3443 RT_NOREF(pThisCC, pCmd, cbCmd);
3444 return VERR_NOT_SUPPORTED;
3445#endif
3446}
3447
3448
3449/* SVGA_3D_CMD_DX_SURFACE_COPY_AND_READBACK 1211 */
3450static int vmsvga3dCmdDXSurfaceCopyAndReadback(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSurfaceCopyAndReadback const *pCmd, uint32_t cbCmd)
3451{
3452#ifdef VMSVGA3D_DX
3453 DEBUG_BREAKPOINT_TEST();
3454 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3455 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3456 return vmsvga3dDXSurfaceCopyAndReadback(pThisCC, idDXContext);
3457#else
3458 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3459 return VERR_NOT_SUPPORTED;
3460#endif
3461}
3462
3463
3464/* SVGA_3D_CMD_DX_MOVE_QUERY 1212 */
3465static int vmsvga3dCmdDXMoveQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXMoveQuery const *pCmd, uint32_t cbCmd)
3466{
3467#ifdef VMSVGA3D_DX
3468 DEBUG_BREAKPOINT_TEST();
3469 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3470 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3471 return vmsvga3dDXMoveQuery(pThisCC, idDXContext);
3472#else
3473 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3474 return VERR_NOT_SUPPORTED;
3475#endif
3476}
3477
3478
3479/* SVGA_3D_CMD_DX_BIND_ALL_QUERY 1213 */
3480static int vmsvga3dCmdDXBindAllQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindAllQuery const *pCmd, uint32_t cbCmd)
3481{
3482#ifdef VMSVGA3D_DX
3483 //DEBUG_BREAKPOINT_TEST();
3484 RT_NOREF(cbCmd);
3485 return vmsvga3dDXBindAllQuery(pThisCC, idDXContext, pCmd);
3486#else
3487 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3488 return VERR_NOT_SUPPORTED;
3489#endif
3490}
3491
3492
3493/* SVGA_3D_CMD_DX_READBACK_ALL_QUERY 1214 */
3494static int vmsvga3dCmdDXReadbackAllQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXReadbackAllQuery const *pCmd, uint32_t cbCmd)
3495{
3496#ifdef VMSVGA3D_DX
3497 //DEBUG_BREAKPOINT_TEST();
3498 RT_NOREF(cbCmd);
3499 return vmsvga3dDXReadbackAllQuery(pThisCC, idDXContext, pCmd);
3500#else
3501 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3502 return VERR_NOT_SUPPORTED;
3503#endif
3504}
3505
3506
3507/* SVGA_3D_CMD_DX_PRED_TRANSFER_FROM_BUFFER 1215 */
3508static int vmsvga3dCmdDXPredTransferFromBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredTransferFromBuffer const *pCmd, uint32_t cbCmd)
3509{
3510#ifdef VMSVGA3D_DX
3511 //DEBUG_BREAKPOINT_TEST();
3512 RT_NOREF(idDXContext, cbCmd);
3513
3514 /* This command is executed in a context: "The context is implied from the command buffer header."
3515 * However the device design allows to do the transfer without a context, so re-use context-less command handler.
3516 */
3517 SVGA3dCmdDXTransferFromBuffer cmd;
3518 cmd.srcSid = pCmd->srcSid;
3519 cmd.srcOffset = pCmd->srcOffset;
3520 cmd.srcPitch = pCmd->srcPitch;
3521 cmd.srcSlicePitch = pCmd->srcSlicePitch;
3522 cmd.destSid = pCmd->destSid;
3523 cmd.destSubResource = pCmd->destSubResource;
3524 cmd.destBox = pCmd->destBox;
3525 return vmsvga3dCmdDXTransferFromBuffer(pThisCC, &cmd, sizeof(cmd));
3526#else
3527 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3528 return VERR_NOT_SUPPORTED;
3529#endif
3530}
3531
3532
3533/* SVGA_3D_CMD_DX_MOB_FENCE_64 1216 */
3534static int vmsvga3dCmdDXMobFence64(PVGASTATECC pThisCC, SVGA3dCmdDXMobFence64 const *pCmd, uint32_t cbCmd)
3535{
3536#ifdef VMSVGA3D_DX
3537 //DEBUG_BREAKPOINT_TEST();
3538 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3539 RT_NOREF(cbCmd);
3540
3541 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobId);
3542 ASSERT_GUEST_RETURN(pMob, VERR_INVALID_PARAMETER);
3543
3544 int rc = vmsvgaR3MobWrite(pSvgaR3State, pMob, pCmd->mobOffset, &pCmd->value, sizeof(pCmd->value));
3545 ASSERT_GUEST_RETURN(RT_SUCCESS(rc), rc);
3546
3547 return VINF_SUCCESS;
3548#else
3549 RT_NOREF(pThisCC, pCmd, cbCmd);
3550 return VERR_NOT_SUPPORTED;
3551#endif
3552}
3553
3554
3555/* SVGA_3D_CMD_DX_BIND_ALL_SHADER 1217 */
3556static int vmsvga3dCmdDXBindAllShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindAllShader const *pCmd, uint32_t cbCmd)
3557{
3558#ifdef VMSVGA3D_DX
3559 DEBUG_BREAKPOINT_TEST();
3560 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3561 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3562 return vmsvga3dDXBindAllShader(pThisCC, idDXContext);
3563#else
3564 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3565 return VERR_NOT_SUPPORTED;
3566#endif
3567}
3568
3569
3570/* SVGA_3D_CMD_DX_HINT 1218 */
3571static int vmsvga3dCmdDXHint(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXHint const *pCmd, uint32_t cbCmd)
3572{
3573#ifdef VMSVGA3D_DX
3574 DEBUG_BREAKPOINT_TEST();
3575 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3576 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3577 return vmsvga3dDXHint(pThisCC, idDXContext);
3578#else
3579 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3580 return VERR_NOT_SUPPORTED;
3581#endif
3582}
3583
3584
3585/* SVGA_3D_CMD_DX_BUFFER_UPDATE 1219 */
3586static int vmsvga3dCmdDXBufferUpdate(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBufferUpdate const *pCmd, uint32_t cbCmd)
3587{
3588#ifdef VMSVGA3D_DX
3589 DEBUG_BREAKPOINT_TEST();
3590 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3591 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3592 return vmsvga3dDXBufferUpdate(pThisCC, idDXContext);
3593#else
3594 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3595 return VERR_NOT_SUPPORTED;
3596#endif
3597}
3598
3599
3600/* SVGA_3D_CMD_DX_SET_VS_CONSTANT_BUFFER_OFFSET 1220 */
3601static int vmsvga3dCmdDXSetVSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetVSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3602{
3603#ifdef VMSVGA3D_DX
3604 //DEBUG_BREAKPOINT_TEST();
3605 RT_NOREF(cbCmd);
3606 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_VS);
3607#else
3608 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3609 return VERR_NOT_SUPPORTED;
3610#endif
3611}
3612
3613
3614/* SVGA_3D_CMD_DX_SET_PS_CONSTANT_BUFFER_OFFSET 1221 */
3615static int vmsvga3dCmdDXSetPSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetPSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3616{
3617#ifdef VMSVGA3D_DX
3618 //DEBUG_BREAKPOINT_TEST();
3619 RT_NOREF(cbCmd);
3620 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_PS);
3621#else
3622 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3623 return VERR_NOT_SUPPORTED;
3624#endif
3625}
3626
3627
3628/* SVGA_3D_CMD_DX_SET_GS_CONSTANT_BUFFER_OFFSET 1222 */
3629static int vmsvga3dCmdDXSetGSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetGSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3630{
3631#ifdef VMSVGA3D_DX
3632 //DEBUG_BREAKPOINT_TEST();
3633 RT_NOREF(cbCmd);
3634 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_GS);
3635#else
3636 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3637 return VERR_NOT_SUPPORTED;
3638#endif
3639}
3640
3641
3642/* SVGA_3D_CMD_DX_SET_HS_CONSTANT_BUFFER_OFFSET 1223 */
3643static int vmsvga3dCmdDXSetHSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetHSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3644{
3645#ifdef VMSVGA3D_DX
3646 //DEBUG_BREAKPOINT_TEST();
3647 RT_NOREF(cbCmd);
3648 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_HS);
3649#else
3650 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3651 return VERR_NOT_SUPPORTED;
3652#endif
3653}
3654
3655
3656/* SVGA_3D_CMD_DX_SET_DS_CONSTANT_BUFFER_OFFSET 1224 */
3657static int vmsvga3dCmdDXSetDSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetDSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3658{
3659#ifdef VMSVGA3D_DX
3660 //DEBUG_BREAKPOINT_TEST();
3661 RT_NOREF(cbCmd);
3662 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_DS);
3663#else
3664 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3665 return VERR_NOT_SUPPORTED;
3666#endif
3667}
3668
3669
3670/* SVGA_3D_CMD_DX_SET_CS_CONSTANT_BUFFER_OFFSET 1225 */
3671static int vmsvga3dCmdDXSetCSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetCSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3672{
3673#ifdef VMSVGA3D_DX
3674 //DEBUG_BREAKPOINT_TEST();
3675 RT_NOREF(cbCmd);
3676 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_CS);
3677#else
3678 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3679 return VERR_NOT_SUPPORTED;
3680#endif
3681}
3682
3683
3684/* SVGA_3D_CMD_DX_COND_BIND_ALL_SHADER 1226 */
3685static int vmsvga3dCmdDXCondBindAllShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXCondBindAllShader const *pCmd, uint32_t cbCmd)
3686{
3687#ifdef VMSVGA3D_DX
3688 DEBUG_BREAKPOINT_TEST();
3689 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3690 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3691 return vmsvga3dDXCondBindAllShader(pThisCC, idDXContext);
3692#else
3693 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3694 return VERR_NOT_SUPPORTED;
3695#endif
3696}
3697
3698
3699/* SVGA_3D_CMD_SCREEN_COPY 1227 */
3700static int vmsvga3dCmdScreenCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdScreenCopy const *pCmd, uint32_t cbCmd)
3701{
3702#ifdef VMSVGA3D_DX
3703 DEBUG_BREAKPOINT_TEST();
3704 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3705 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3706 return vmsvga3dScreenCopy(pThisCC, idDXContext);
3707#else
3708 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3709 return VERR_NOT_SUPPORTED;
3710#endif
3711}
3712
3713
3714/* SVGA_3D_CMD_GROW_OTABLE 1236 */
3715static int vmsvga3dCmdGrowOTable(PVGASTATECC pThisCC, SVGA3dCmdGrowOTable const *pCmd, uint32_t cbCmd)
3716{
3717#ifdef VMSVGA3D_DX
3718 //DEBUG_BREAKPOINT_TEST();
3719 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3720 RT_NOREF(cbCmd);
3721 return vmsvgaR3OTableSetOrGrow(pSvgaR3State, pCmd->type, pCmd->baseAddress,
3722 pCmd->sizeInBytes, pCmd->validSizeInBytes, pCmd->ptDepth, /*fGrow*/ true);
3723#else
3724 RT_NOREF(pThisCC, pCmd, cbCmd);
3725 return VERR_NOT_SUPPORTED;
3726#endif
3727}
3728
3729
3730/* SVGA_3D_CMD_DX_GROW_COTABLE 1237 */
3731static int vmsvga3dCmdDXGrowCOTable(PVGASTATECC pThisCC, SVGA3dCmdDXGrowCOTable const *pCmd, uint32_t cbCmd)
3732{
3733#ifdef VMSVGA3D_DX
3734 //DEBUG_BREAKPOINT_TEST();
3735 RT_NOREF(cbCmd);
3736 return vmsvga3dDXGrowCOTable(pThisCC, pCmd);
3737#else
3738 RT_NOREF(pThisCC, pCmd, cbCmd);
3739 return VERR_NOT_SUPPORTED;
3740#endif
3741}
3742
3743
3744/* SVGA_3D_CMD_INTRA_SURFACE_COPY 1238 */
3745static int vmsvga3dCmdIntraSurfaceCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdIntraSurfaceCopy const *pCmd, uint32_t cbCmd)
3746{
3747#ifdef VMSVGA3D_DX
3748 //DEBUG_BREAKPOINT_TEST();
3749 RT_NOREF(cbCmd);
3750 return vmsvga3dIntraSurfaceCopy(pThisCC, idDXContext, pCmd);
3751#else
3752 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3753 return VERR_NOT_SUPPORTED;
3754#endif
3755}
3756
3757
3758/* SVGA_3D_CMD_DEFINE_GB_SURFACE_V3 1239 */
3759static int vmsvga3dCmdDefineGBSurface_v3(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface_v3 const *pCmd)
3760{
3761#ifdef VMSVGA3D_DX
3762 //DEBUG_BREAKPOINT_TEST();
3763 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3764
3765 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
3766 SVGAOTableSurfaceEntry entry;
3767 RT_ZERO(entry);
3768 entry.format = pCmd->format;
3769 entry.surface1Flags = (uint32_t)(pCmd->surfaceFlags);
3770 entry.numMipLevels = pCmd->numMipLevels;
3771 entry.multisampleCount = pCmd->multisampleCount;
3772 entry.autogenFilter = pCmd->autogenFilter;
3773 entry.size = pCmd->size;
3774 entry.mobid = SVGA_ID_INVALID;
3775 entry.arraySize = pCmd->arraySize;
3776 // entry.mobPitch = 0;
3777 entry.surface2Flags = (uint32_t)(pCmd->surfaceFlags >> UINT64_C(32));
3778 entry.multisamplePattern = pCmd->multisamplePattern;
3779 entry.qualityLevel = pCmd->qualityLevel;
3780 // entry.bufferByteStride = 0;
3781 // entry.minLOD = 0;
3782
3783 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
3784 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
3785 if (RT_SUCCESS(rc))
3786 {
3787 /* Create the host surface. */
3788 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
3789 pCmd->multisampleCount, pCmd->multisamplePattern, pCmd->qualityLevel, pCmd->autogenFilter,
3790 pCmd->numMipLevels, &pCmd->size, pCmd->arraySize, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ false);
3791 }
3792 return rc;
3793#else
3794 RT_NOREF(pThisCC, pCmd);
3795 return VERR_NOT_SUPPORTED;
3796#endif
3797}
3798
3799
3800/* SVGA_3D_CMD_DX_RESOLVE_COPY 1240 */
3801static int vmsvga3dCmdDXResolveCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXResolveCopy const *pCmd, uint32_t cbCmd)
3802{
3803#ifdef VMSVGA3D_DX
3804 //DEBUG_BREAKPOINT_TEST();
3805 RT_NOREF(cbCmd);
3806 return vmsvga3dDXResolveCopy(pThisCC, idDXContext, pCmd);
3807#else
3808 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3809 return VERR_NOT_SUPPORTED;
3810#endif
3811}
3812
3813
3814/* SVGA_3D_CMD_DX_PRED_RESOLVE_COPY 1241 */
3815static int vmsvga3dCmdDXPredResolveCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredResolveCopy const *pCmd, uint32_t cbCmd)
3816{
3817#ifdef VMSVGA3D_DX
3818 DEBUG_BREAKPOINT_TEST();
3819 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3820 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3821 return vmsvga3dDXPredResolveCopy(pThisCC, idDXContext);
3822#else
3823 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3824 return VERR_NOT_SUPPORTED;
3825#endif
3826}
3827
3828
3829/* SVGA_3D_CMD_DX_PRED_CONVERT_REGION 1242 */
3830static int vmsvga3dCmdDXPredConvertRegion(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredConvertRegion const *pCmd, uint32_t cbCmd)
3831{
3832#ifdef VMSVGA3D_DX
3833 DEBUG_BREAKPOINT_TEST();
3834 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3835 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3836 return vmsvga3dDXPredConvertRegion(pThisCC, idDXContext);
3837#else
3838 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3839 return VERR_NOT_SUPPORTED;
3840#endif
3841}
3842
3843
3844/* SVGA_3D_CMD_DX_PRED_CONVERT 1243 */
3845static int vmsvga3dCmdDXPredConvert(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredConvert const *pCmd, uint32_t cbCmd)
3846{
3847#ifdef VMSVGA3D_DX
3848 DEBUG_BREAKPOINT_TEST();
3849 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3850 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3851 return vmsvga3dDXPredConvert(pThisCC, idDXContext);
3852#else
3853 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3854 return VERR_NOT_SUPPORTED;
3855#endif
3856}
3857
3858
3859/* SVGA_3D_CMD_WHOLE_SURFACE_COPY 1244 */
3860static int vmsvga3dCmdWholeSurfaceCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdWholeSurfaceCopy const *pCmd, uint32_t cbCmd)
3861{
3862#ifdef VMSVGA3D_DX
3863 DEBUG_BREAKPOINT_TEST();
3864 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3865 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3866 return vmsvga3dWholeSurfaceCopy(pThisCC, idDXContext);
3867#else
3868 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3869 return VERR_NOT_SUPPORTED;
3870#endif
3871}
3872
3873
3874/* SVGA_3D_CMD_DX_DEFINE_UA_VIEW 1245 */
3875static int vmsvga3dCmdDXDefineUAView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineUAView const *pCmd, uint32_t cbCmd)
3876{
3877#ifdef VMSVGA3D_DX
3878 //DEBUG_BREAKPOINT_TEST();
3879 RT_NOREF(cbCmd);
3880 return vmsvga3dDXDefineUAView(pThisCC, idDXContext, pCmd);
3881#else
3882 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3883 return VERR_NOT_SUPPORTED;
3884#endif
3885}
3886
3887
3888/* SVGA_3D_CMD_DX_DESTROY_UA_VIEW 1246 */
3889static int vmsvga3dCmdDXDestroyUAView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyUAView const *pCmd, uint32_t cbCmd)
3890{
3891#ifdef VMSVGA3D_DX
3892 //DEBUG_BREAKPOINT_TEST();
3893 RT_NOREF(cbCmd);
3894 return vmsvga3dDXDestroyUAView(pThisCC, idDXContext, pCmd);
3895#else
3896 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3897 return VERR_NOT_SUPPORTED;
3898#endif
3899}
3900
3901
3902/* SVGA_3D_CMD_DX_CLEAR_UA_VIEW_UINT 1247 */
3903static int vmsvga3dCmdDXClearUAViewUint(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearUAViewUint const *pCmd, uint32_t cbCmd)
3904{
3905#ifdef VMSVGA3D_DX
3906 DEBUG_BREAKPOINT_TEST();
3907 RT_NOREF(cbCmd);
3908 return vmsvga3dDXClearUAViewUint(pThisCC, idDXContext, pCmd);
3909#else
3910 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3911 return VERR_NOT_SUPPORTED;
3912#endif
3913}
3914
3915
3916/* SVGA_3D_CMD_DX_CLEAR_UA_VIEW_FLOAT 1248 */
3917static int vmsvga3dCmdDXClearUAViewFloat(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearUAViewFloat const *pCmd, uint32_t cbCmd)
3918{
3919#ifdef VMSVGA3D_DX
3920 DEBUG_BREAKPOINT_TEST();
3921 RT_NOREF(cbCmd);
3922 return vmsvga3dDXClearUAViewFloat(pThisCC, idDXContext, pCmd);
3923#else
3924 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3925 return VERR_NOT_SUPPORTED;
3926#endif
3927}
3928
3929
3930/* SVGA_3D_CMD_DX_COPY_STRUCTURE_COUNT 1249 */
3931static int vmsvga3dCmdDXCopyStructureCount(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXCopyStructureCount const *pCmd, uint32_t cbCmd)
3932{
3933#ifdef VMSVGA3D_DX
3934 //DEBUG_BREAKPOINT_TEST();
3935 RT_NOREF(cbCmd);
3936 return vmsvga3dDXCopyStructureCount(pThisCC, idDXContext, pCmd);
3937#else
3938 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3939 return VERR_NOT_SUPPORTED;
3940#endif
3941}
3942
3943
3944/* SVGA_3D_CMD_DX_SET_UA_VIEWS 1250 */
3945static int vmsvga3dCmdDXSetUAViews(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetUAViews const *pCmd, uint32_t cbCmd)
3946{
3947#ifdef VMSVGA3D_DX
3948 //DEBUG_BREAKPOINT_TEST();
3949 SVGA3dUAViewId const *paUAViewId = (SVGA3dUAViewId *)&pCmd[1];
3950 uint32_t const cUAViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dUAViewId);
3951 return vmsvga3dDXSetUAViews(pThisCC, idDXContext, pCmd, cUAViewId, paUAViewId);
3952#else
3953 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3954 return VERR_NOT_SUPPORTED;
3955#endif
3956}
3957
3958
3959/* SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED_INDIRECT 1251 */
3960static int vmsvga3dCmdDXDrawIndexedInstancedIndirect(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawIndexedInstancedIndirect const *pCmd, uint32_t cbCmd)
3961{
3962#ifdef VMSVGA3D_DX
3963 //DEBUG_BREAKPOINT_TEST();
3964 RT_NOREF(cbCmd);
3965 return vmsvga3dDXDrawIndexedInstancedIndirect(pThisCC, idDXContext, pCmd);
3966#else
3967 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3968 return VERR_NOT_SUPPORTED;
3969#endif
3970}
3971
3972
3973/* SVGA_3D_CMD_DX_DRAW_INSTANCED_INDIRECT 1252 */
3974static int vmsvga3dCmdDXDrawInstancedIndirect(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawInstancedIndirect const *pCmd, uint32_t cbCmd)
3975{
3976#ifdef VMSVGA3D_DX
3977 //DEBUG_BREAKPOINT_TEST();
3978 RT_NOREF(cbCmd);
3979 return vmsvga3dDXDrawInstancedIndirect(pThisCC, idDXContext, pCmd);
3980#else
3981 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3982 return VERR_NOT_SUPPORTED;
3983#endif
3984}
3985
3986
3987/* SVGA_3D_CMD_DX_DISPATCH 1253 */
3988static int vmsvga3dCmdDXDispatch(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDispatch const *pCmd, uint32_t cbCmd)
3989{
3990#ifdef VMSVGA3D_DX
3991 //DEBUG_BREAKPOINT_TEST();
3992 RT_NOREF(cbCmd);
3993 return vmsvga3dDXDispatch(pThisCC, idDXContext, pCmd);
3994#else
3995 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3996 return VERR_NOT_SUPPORTED;
3997#endif
3998}
3999
4000
4001/* SVGA_3D_CMD_DX_DISPATCH_INDIRECT 1254 */
4002static int vmsvga3dCmdDXDispatchIndirect(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDispatchIndirect const *pCmd, uint32_t cbCmd)
4003{
4004#ifdef VMSVGA3D_DX
4005 DEBUG_BREAKPOINT_TEST();
4006 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4007 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4008 return vmsvga3dDXDispatchIndirect(pThisCC, idDXContext);
4009#else
4010 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4011 return VERR_NOT_SUPPORTED;
4012#endif
4013}
4014
4015
4016/* SVGA_3D_CMD_WRITE_ZERO_SURFACE 1255 */
4017static int vmsvga3dCmdWriteZeroSurface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdWriteZeroSurface const *pCmd, uint32_t cbCmd)
4018{
4019#ifdef VMSVGA3D_DX
4020 DEBUG_BREAKPOINT_TEST();
4021 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4022 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4023 return vmsvga3dWriteZeroSurface(pThisCC, idDXContext);
4024#else
4025 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4026 return VERR_NOT_SUPPORTED;
4027#endif
4028}
4029
4030
4031/* SVGA_3D_CMD_HINT_ZERO_SURFACE 1256 */
4032static int vmsvga3dCmdHintZeroSurface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdHintZeroSurface const *pCmd, uint32_t cbCmd)
4033{
4034#ifdef VMSVGA3D_DX
4035 DEBUG_BREAKPOINT_TEST();
4036 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4037 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4038 return vmsvga3dHintZeroSurface(pThisCC, idDXContext);
4039#else
4040 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4041 return VERR_NOT_SUPPORTED;
4042#endif
4043}
4044
4045
4046/* SVGA_3D_CMD_DX_TRANSFER_TO_BUFFER 1257 */
4047static int vmsvga3dCmdDXTransferToBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXTransferToBuffer const *pCmd, uint32_t cbCmd)
4048{
4049#ifdef VMSVGA3D_DX
4050 DEBUG_BREAKPOINT_TEST();
4051 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4052 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4053 return vmsvga3dDXTransferToBuffer(pThisCC, idDXContext);
4054#else
4055 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4056 return VERR_NOT_SUPPORTED;
4057#endif
4058}
4059
4060
4061/* SVGA_3D_CMD_DX_SET_STRUCTURE_COUNT 1258 */
4062static int vmsvga3dCmdDXSetStructureCount(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetStructureCount const *pCmd, uint32_t cbCmd)
4063{
4064#ifdef VMSVGA3D_DX
4065 //DEBUG_BREAKPOINT_TEST();
4066 RT_NOREF(cbCmd);
4067 return vmsvga3dDXSetStructureCount(pThisCC, idDXContext, pCmd);
4068#else
4069 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4070 return VERR_NOT_SUPPORTED;
4071#endif
4072}
4073
4074
4075/* SVGA_3D_CMD_LOGICOPS_BITBLT 1259 */
4076static int vmsvga3dCmdLogicOpsBitBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsBitBlt const *pCmd, uint32_t cbCmd)
4077{
4078#ifdef VMSVGA3D_DX
4079 DEBUG_BREAKPOINT_TEST();
4080 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4081 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4082 return vmsvga3dLogicOpsBitBlt(pThisCC, idDXContext);
4083#else
4084 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4085 return VERR_NOT_SUPPORTED;
4086#endif
4087}
4088
4089
4090/* SVGA_3D_CMD_LOGICOPS_TRANSBLT 1260 */
4091static int vmsvga3dCmdLogicOpsTransBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsTransBlt const *pCmd, uint32_t cbCmd)
4092{
4093#ifdef VMSVGA3D_DX
4094 DEBUG_BREAKPOINT_TEST();
4095 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4096 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4097 return vmsvga3dLogicOpsTransBlt(pThisCC, idDXContext);
4098#else
4099 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4100 return VERR_NOT_SUPPORTED;
4101#endif
4102}
4103
4104
4105/* SVGA_3D_CMD_LOGICOPS_STRETCHBLT 1261 */
4106static int vmsvga3dCmdLogicOpsStretchBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsStretchBlt const *pCmd, uint32_t cbCmd)
4107{
4108#ifdef VMSVGA3D_DX
4109 DEBUG_BREAKPOINT_TEST();
4110 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4111 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4112 return vmsvga3dLogicOpsStretchBlt(pThisCC, idDXContext);
4113#else
4114 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4115 return VERR_NOT_SUPPORTED;
4116#endif
4117}
4118
4119
4120/* SVGA_3D_CMD_LOGICOPS_COLORFILL 1262 */
4121static int vmsvga3dCmdLogicOpsColorFill(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsColorFill const *pCmd, uint32_t cbCmd)
4122{
4123#ifdef VMSVGA3D_DX
4124 DEBUG_BREAKPOINT_TEST();
4125 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4126 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4127 return vmsvga3dLogicOpsColorFill(pThisCC, idDXContext);
4128#else
4129 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4130 return VERR_NOT_SUPPORTED;
4131#endif
4132}
4133
4134
4135/* SVGA_3D_CMD_LOGICOPS_ALPHABLEND 1263 */
4136static int vmsvga3dCmdLogicOpsAlphaBlend(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsAlphaBlend const *pCmd, uint32_t cbCmd)
4137{
4138#ifdef VMSVGA3D_DX
4139 DEBUG_BREAKPOINT_TEST();
4140 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4141 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4142 return vmsvga3dLogicOpsAlphaBlend(pThisCC, idDXContext);
4143#else
4144 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4145 return VERR_NOT_SUPPORTED;
4146#endif
4147}
4148
4149
4150/* SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND 1264 */
4151static int vmsvga3dCmdLogicOpsClearTypeBlend(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsClearTypeBlend const *pCmd, uint32_t cbCmd)
4152{
4153#ifdef VMSVGA3D_DX
4154 DEBUG_BREAKPOINT_TEST();
4155 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4156 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4157 return vmsvga3dLogicOpsClearTypeBlend(pThisCC, idDXContext);
4158#else
4159 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4160 return VERR_NOT_SUPPORTED;
4161#endif
4162}
4163
4164
4165/* SVGA_3D_CMD_DEFINE_GB_SURFACE_V4 1267 */
4166static int vmsvga3dCmdDefineGBSurface_v4(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface_v4 const *pCmd)
4167{
4168#ifdef VMSVGA3D_DX
4169 //DEBUG_BREAKPOINT_TEST();
4170 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4171
4172 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
4173 SVGAOTableSurfaceEntry entry;
4174 RT_ZERO(entry);
4175 entry.format = pCmd->format;
4176 entry.surface1Flags = (uint32_t)(pCmd->surfaceFlags);
4177 entry.numMipLevels = pCmd->numMipLevels;
4178 entry.multisampleCount = pCmd->multisampleCount;
4179 entry.autogenFilter = pCmd->autogenFilter;
4180 entry.size = pCmd->size;
4181 entry.mobid = SVGA_ID_INVALID;
4182 entry.arraySize = pCmd->arraySize;
4183 // entry.mobPitch = 0;
4184 entry.surface2Flags = (uint32_t)(pCmd->surfaceFlags >> UINT64_C(32));
4185 entry.multisamplePattern = pCmd->multisamplePattern;
4186 entry.qualityLevel = pCmd->qualityLevel;
4187 entry.bufferByteStride = pCmd->bufferByteStride;
4188 // entry.minLOD = 0;
4189
4190 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
4191 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
4192 if (RT_SUCCESS(rc))
4193 {
4194 /* Create the host surface. */
4195 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
4196 pCmd->multisampleCount, pCmd->multisamplePattern, pCmd->qualityLevel, pCmd->autogenFilter,
4197 pCmd->numMipLevels, &pCmd->size, pCmd->arraySize, pCmd->bufferByteStride, /* fAllocMipLevels = */ false);
4198 }
4199 return rc;
4200#else
4201 RT_NOREF(pThisCC, pCmd);
4202 return VERR_NOT_SUPPORTED;
4203#endif
4204}
4205
4206
4207/* SVGA_3D_CMD_DX_SET_CS_UA_VIEWS 1268 */
4208static int vmsvga3dCmdDXSetCSUAViews(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetCSUAViews const *pCmd, uint32_t cbCmd)
4209{
4210#ifdef VMSVGA3D_DX
4211 //DEBUG_BREAKPOINT_TEST();
4212 SVGA3dUAViewId const *paUAViewId = (SVGA3dUAViewId *)&pCmd[1];
4213 uint32_t const cUAViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dUAViewId);
4214 return vmsvga3dDXSetCSUAViews(pThisCC, idDXContext, pCmd, cUAViewId, paUAViewId);
4215#else
4216 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4217 return VERR_NOT_SUPPORTED;
4218#endif
4219}
4220
4221
4222/* SVGA_3D_CMD_DX_SET_MIN_LOD 1269 */
4223static int vmsvga3dCmdDXSetMinLOD(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetMinLOD const *pCmd, uint32_t cbCmd)
4224{
4225#ifdef VMSVGA3D_DX
4226 DEBUG_BREAKPOINT_TEST();
4227 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4228 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4229 return vmsvga3dDXSetMinLOD(pThisCC, idDXContext);
4230#else
4231 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4232 return VERR_NOT_SUPPORTED;
4233#endif
4234}
4235
4236
4237/* SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW_V2 1272 */
4238static int vmsvga3dCmdDXDefineDepthStencilView_v2(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineDepthStencilView_v2 const *pCmd, uint32_t cbCmd)
4239{
4240#ifdef VMSVGA3D_DX
4241 //DEBUG_BREAKPOINT_TEST();
4242 RT_NOREF(cbCmd);
4243 return vmsvga3dDXDefineDepthStencilView(pThisCC, idDXContext, pCmd);
4244#else
4245 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4246 return VERR_NOT_SUPPORTED;
4247#endif
4248}
4249
4250
4251/* SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT_WITH_MOB 1273 */
4252static int vmsvga3dCmdDXDefineStreamOutputWithMob(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineStreamOutputWithMob const *pCmd, uint32_t cbCmd)
4253{
4254#ifdef VMSVGA3D_DX
4255 //DEBUG_BREAKPOINT_TEST();
4256 RT_NOREF(cbCmd);
4257 return vmsvga3dDXDefineStreamOutputWithMob(pThisCC, idDXContext, pCmd);
4258#else
4259 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4260 return VERR_NOT_SUPPORTED;
4261#endif
4262}
4263
4264
4265/* SVGA_3D_CMD_DX_SET_SHADER_IFACE 1274 */
4266static int vmsvga3dCmdDXSetShaderIface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetShaderIface const *pCmd, uint32_t cbCmd)
4267{
4268#ifdef VMSVGA3D_DX
4269 DEBUG_BREAKPOINT_TEST();
4270 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4271 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4272 return vmsvga3dDXSetShaderIface(pThisCC, idDXContext);
4273#else
4274 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4275 return VERR_NOT_SUPPORTED;
4276#endif
4277}
4278
4279
4280/* SVGA_3D_CMD_DX_BIND_STREAMOUTPUT 1275 */
4281static int vmsvga3dCmdDXBindStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindStreamOutput const *pCmd, uint32_t cbCmd)
4282{
4283#ifdef VMSVGA3D_DX
4284 //DEBUG_BREAKPOINT_TEST();
4285 RT_NOREF(cbCmd);
4286 return vmsvga3dDXBindStreamOutput(pThisCC, idDXContext, pCmd);
4287#else
4288 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4289 return VERR_NOT_SUPPORTED;
4290#endif
4291}
4292
4293
4294/* SVGA_3D_CMD_SURFACE_STRETCHBLT_NON_MS_TO_MS 1276 */
4295static int vmsvga3dCmdSurfaceStretchBltNonMSToMS(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdSurfaceStretchBltNonMSToMS const *pCmd, uint32_t cbCmd)
4296{
4297#ifdef VMSVGA3D_DX
4298 DEBUG_BREAKPOINT_TEST();
4299 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4300 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4301 return vmsvga3dSurfaceStretchBltNonMSToMS(pThisCC, idDXContext);
4302#else
4303 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4304 return VERR_NOT_SUPPORTED;
4305#endif
4306}
4307
4308
4309/* SVGA_3D_CMD_DX_BIND_SHADER_IFACE 1277 */
4310static int vmsvga3dCmdDXBindShaderIface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindShaderIface const *pCmd, uint32_t cbCmd)
4311{
4312#ifdef VMSVGA3D_DX
4313 DEBUG_BREAKPOINT_TEST();
4314 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4315 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4316 return vmsvga3dDXBindShaderIface(pThisCC, idDXContext);
4317#else
4318 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4319 return VERR_NOT_SUPPORTED;
4320#endif
4321}
4322
4323
4324/* SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION 1083 */
4325static int vmsvga3dCmdVBDXClearRenderTargetViewRegion(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdVBDXClearRenderTargetViewRegion *pCmd, uint32_t cbCmd)
4326{
4327#ifdef VMSVGA3D_DX
4328 //DEBUG_BREAKPOINT_TEST();
4329 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4330 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4331 return vmsvga3dVBDXClearRenderTargetViewRegion(pThisCC, idDXContext, pCmd, cRect, paRect);
4332#else
4333 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4334 return VERR_NOT_SUPPORTED;
4335#endif
4336}
4337
4338
4339/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR VBSVGA_3D_CMD_BASE + 0 */
4340static int vmsvga3dVBCmdDXDefineVideoProcessor(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoProcessor *pCmd, uint32_t cbCmd)
4341{
4342#ifdef VMSVGA3D_DX
4343 //DEBUG_BREAKPOINT_TEST();
4344 RT_NOREF(cbCmd);
4345 return vmsvga3dVBDXDefineVideoProcessor(pThisCC, idDXContext, pCmd);
4346#else
4347 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4348 return VERR_NOT_SUPPORTED;
4349#endif
4350}
4351
4352
4353/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 1 */
4354static int vmsvga3dVBCmdDXDefineVideoDecoderOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoDecoderOutputView *pCmd, uint32_t cbCmd)
4355{
4356#ifdef VMSVGA3D_DX
4357 //DEBUG_BREAKPOINT_TEST();
4358 RT_NOREF(cbCmd);
4359 return vmsvga3dVBDXDefineVideoDecoderOutputView(pThisCC, idDXContext, pCmd);
4360#else
4361 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4362 return VERR_NOT_SUPPORTED;
4363#endif
4364}
4365
4366
4367/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER VBSVGA_3D_CMD_BASE + 2 */
4368static int vmsvga3dVBCmdDXDefineVideoDecoder(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoDecoder *pCmd, uint32_t cbCmd)
4369{
4370#ifdef VMSVGA3D_DX
4371 //DEBUG_BREAKPOINT_TEST();
4372 RT_NOREF(cbCmd);
4373 return vmsvga3dVBDXDefineVideoDecoder(pThisCC, idDXContext, pCmd);
4374#else
4375 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4376 return VERR_NOT_SUPPORTED;
4377#endif
4378}
4379
4380
4381/* VBSVGA_3D_CMD_DX_VIDEO_DECODER_BEGIN_FRAME VBSVGA_3D_CMD_BASE + 3 */
4382static int vmsvga3dVBCmdDXVideoDecoderBeginFrame(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoDecoderBeginFrame *pCmd, uint32_t cbCmd)
4383{
4384#ifdef VMSVGA3D_DX
4385 //DEBUG_BREAKPOINT_TEST();
4386 RT_NOREF(cbCmd);
4387 return vmsvga3dVBDXVideoDecoderBeginFrame(pThisCC, idDXContext, pCmd);
4388#else
4389 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4390 return VERR_NOT_SUPPORTED;
4391#endif
4392}
4393
4394
4395/* VBSVGA_3D_CMD_DX_VIDEO_DECODER_SUBMIT_BUFFERS VBSVGA_3D_CMD_BASE + 4 */
4396static int vmsvga3dVBCmdDXVideoDecoderSubmitBuffers(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoDecoderSubmitBuffers *pCmd, uint32_t cbCmd)
4397{
4398#ifdef VMSVGA3D_DX
4399 //DEBUG_BREAKPOINT_TEST();
4400 VBSVGA3dVideoDecoderBufferDesc const *paBufferDesc = (VBSVGA3dVideoDecoderBufferDesc *)&pCmd[1];
4401 uint32_t const cBuffer = (cbCmd - sizeof(*pCmd)) / sizeof(VBSVGA3dVideoDecoderBufferDesc);
4402 return vmsvga3dVBDXVideoDecoderSubmitBuffers(pThisCC, idDXContext, pCmd, cBuffer, paBufferDesc);
4403#else
4404 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4405 return VERR_NOT_SUPPORTED;
4406#endif
4407}
4408
4409
4410/* VBSVGA_3D_CMD_DX_VIDEO_DECODER_END_FRAME VBSVGA_3D_CMD_BASE + 5 */
4411static int vmsvga3dVBCmdDXVideoDecoderEndFrame(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoDecoderEndFrame *pCmd, uint32_t cbCmd)
4412{
4413#ifdef VMSVGA3D_DX
4414 //DEBUG_BREAKPOINT_TEST();
4415 RT_NOREF(cbCmd);
4416 return vmsvga3dVBDXVideoDecoderEndFrame(pThisCC, idDXContext, pCmd);
4417#else
4418 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4419 return VERR_NOT_SUPPORTED;
4420#endif
4421}
4422
4423
4424/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_INPUT_VIEW VBSVGA_3D_CMD_BASE + 6 */
4425static int vmsvga3dVBCmdDXDefineVideoProcessorInputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoProcessorInputView *pCmd, uint32_t cbCmd)
4426{
4427#ifdef VMSVGA3D_DX
4428 //DEBUG_BREAKPOINT_TEST();
4429 RT_NOREF(cbCmd);
4430 return vmsvga3dVBDXDefineVideoProcessorInputView(pThisCC, idDXContext, pCmd);
4431#else
4432 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4433 return VERR_NOT_SUPPORTED;
4434#endif
4435}
4436
4437
4438/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 7 */
4439static int vmsvga3dVBCmdDXDefineVideoProcessorOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoProcessorOutputView *pCmd, uint32_t cbCmd)
4440{
4441#ifdef VMSVGA3D_DX
4442 //DEBUG_BREAKPOINT_TEST();
4443 RT_NOREF(cbCmd);
4444 return vmsvga3dVBDXDefineVideoProcessorOutputView(pThisCC, idDXContext, pCmd);
4445#else
4446 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4447 return VERR_NOT_SUPPORTED;
4448#endif
4449}
4450
4451
4452/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_BLT VBSVGA_3D_CMD_BASE + 8 */
4453static int vmsvga3dVBCmdDXVideoProcessorBlt(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorBlt *pCmd, uint32_t cbCmd)
4454{
4455#ifdef VMSVGA3D_DX
4456 //DEBUG_BREAKPOINT_TEST();
4457 return vmsvga3dVBDXVideoProcessorBlt(pThisCC, idDXContext, pCmd, cbCmd);
4458#else
4459 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4460 return VERR_NOT_SUPPORTED;
4461#endif
4462}
4463
4464
4465/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER VBSVGA_3D_CMD_BASE + 9 */
4466static int vmsvga3dVBCmdDXDestroyVideoDecoder(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoDecoder *pCmd, uint32_t cbCmd)
4467{
4468#ifdef VMSVGA3D_DX
4469 //DEBUG_BREAKPOINT_TEST();
4470 RT_NOREF(cbCmd);
4471 return vmsvga3dVBDXDestroyVideoDecoder(pThisCC, idDXContext, pCmd);
4472#else
4473 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4474 return VERR_NOT_SUPPORTED;
4475#endif
4476}
4477
4478
4479/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 10 */
4480static int vmsvga3dVBCmdDXDestroyVideoDecoderOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoDecoderOutputView *pCmd, uint32_t cbCmd)
4481{
4482#ifdef VMSVGA3D_DX
4483 //DEBUG_BREAKPOINT_TEST();
4484 RT_NOREF(cbCmd);
4485 return vmsvga3dVBDXDestroyVideoDecoderOutputView(pThisCC, idDXContext, pCmd);
4486#else
4487 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4488 return VERR_NOT_SUPPORTED;
4489#endif
4490}
4491
4492
4493/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR VBSVGA_3D_CMD_BASE + 11 */
4494static int vmsvga3dVBCmdDXDestroyVideoProcessor(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoProcessor *pCmd, uint32_t cbCmd)
4495{
4496#ifdef VMSVGA3D_DX
4497 //DEBUG_BREAKPOINT_TEST();
4498 RT_NOREF(cbCmd);
4499 return vmsvga3dVBDXDestroyVideoProcessor(pThisCC, idDXContext, pCmd);
4500#else
4501 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4502 return VERR_NOT_SUPPORTED;
4503#endif
4504}
4505
4506
4507/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_INPUT_VIEW VBSVGA_3D_CMD_BASE + 12 */
4508static int vmsvga3dVBCmdDXDestroyVideoProcessorInputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoProcessorInputView *pCmd, uint32_t cbCmd)
4509{
4510#ifdef VMSVGA3D_DX
4511 //DEBUG_BREAKPOINT_TEST();
4512 RT_NOREF(cbCmd);
4513 return vmsvga3dVBDXDestroyVideoProcessorInputView(pThisCC, idDXContext, pCmd);
4514#else
4515 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4516 return VERR_NOT_SUPPORTED;
4517#endif
4518}
4519
4520
4521/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 13 */
4522static int vmsvga3dVBCmdDXDestroyVideoProcessorOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoProcessorOutputView *pCmd, uint32_t cbCmd)
4523{
4524#ifdef VMSVGA3D_DX
4525 //DEBUG_BREAKPOINT_TEST();
4526 RT_NOREF(cbCmd);
4527 return vmsvga3dVBDXDestroyVideoProcessorOutputView(pThisCC, idDXContext, pCmd);
4528#else
4529 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4530 return VERR_NOT_SUPPORTED;
4531#endif
4532}
4533
4534
4535/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_TARGET_RECT VBSVGA_3D_CMD_BASE + 14 */
4536static int vmsvga3dVBCmdDXVideoProcessorSetOutputTargetRect(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputTargetRect const *pCmd, uint32_t cbCmd)
4537{
4538#ifdef VMSVGA3D_DX
4539 //DEBUG_BREAKPOINT_TEST();
4540 RT_NOREF(cbCmd);
4541 return vmsvga3dVBDXVideoProcessorSetOutputTargetRect(pThisCC, idDXContext, pCmd);
4542#else
4543 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4544 return VERR_NOT_SUPPORTED;
4545#endif
4546}
4547
4548
4549/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_BACKGROUND_COLOR VBSVGA_3D_CMD_BASE + 15 */
4550static int vmsvga3dVBCmdDXVideoProcessorSetOutputBackgroundColor(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputBackgroundColor const *pCmd, uint32_t cbCmd)
4551{
4552#ifdef VMSVGA3D_DX
4553 //DEBUG_BREAKPOINT_TEST();
4554 RT_NOREF(cbCmd);
4555 return vmsvga3dVBDXVideoProcessorSetOutputBackgroundColor(pThisCC, idDXContext, pCmd);
4556#else
4557 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4558 return VERR_NOT_SUPPORTED;
4559#endif
4560}
4561
4562
4563/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_COLOR_SPACE VBSVGA_3D_CMD_BASE + 16 */
4564static int vmsvga3dVBCmdDXVideoProcessorSetOutputColorSpace(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputColorSpace const *pCmd, uint32_t cbCmd)
4565{
4566#ifdef VMSVGA3D_DX
4567 //DEBUG_BREAKPOINT_TEST();
4568 RT_NOREF(cbCmd);
4569 return vmsvga3dVBDXVideoProcessorSetOutputColorSpace(pThisCC, idDXContext, pCmd);
4570#else
4571 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4572 return VERR_NOT_SUPPORTED;
4573#endif
4574}
4575
4576
4577/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_ALPHA_FILL_MODE VBSVGA_3D_CMD_BASE + 17 */
4578static int vmsvga3dVBCmdDXVideoProcessorSetOutputAlphaFillMode(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputAlphaFillMode const *pCmd, uint32_t cbCmd)
4579{
4580#ifdef VMSVGA3D_DX
4581 //DEBUG_BREAKPOINT_TEST();
4582 RT_NOREF(cbCmd);
4583 return vmsvga3dVBDXVideoProcessorSetOutputAlphaFillMode(pThisCC, idDXContext, pCmd);
4584#else
4585 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4586 return VERR_NOT_SUPPORTED;
4587#endif
4588}
4589
4590
4591/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_CONSTRICTION VBSVGA_3D_CMD_BASE + 18 */
4592static int vmsvga3dVBCmdDXVideoProcessorSetOutputConstriction(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputConstriction const *pCmd, uint32_t cbCmd)
4593{
4594#ifdef VMSVGA3D_DX
4595 //DEBUG_BREAKPOINT_TEST();
4596 RT_NOREF(cbCmd);
4597 return vmsvga3dVBDXVideoProcessorSetOutputConstriction(pThisCC, idDXContext, pCmd);
4598#else
4599 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4600 return VERR_NOT_SUPPORTED;
4601#endif
4602}
4603
4604
4605/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_STEREO_MODE VBSVGA_3D_CMD_BASE + 19 */
4606static int vmsvga3dVBCmdDXVideoProcessorSetOutputStereoMode(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputStereoMode const *pCmd, uint32_t cbCmd)
4607{
4608#ifdef VMSVGA3D_DX
4609 //DEBUG_BREAKPOINT_TEST();
4610 RT_NOREF(cbCmd);
4611 return vmsvga3dVBDXVideoProcessorSetOutputStereoMode(pThisCC, idDXContext, pCmd);
4612#else
4613 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4614 return VERR_NOT_SUPPORTED;
4615#endif
4616}
4617
4618
4619/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FRAME_FORMAT VBSVGA_3D_CMD_BASE + 20 */
4620static int vmsvga3dVBCmdDXVideoProcessorSetStreamFrameFormat(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamFrameFormat const *pCmd, uint32_t cbCmd)
4621{
4622#ifdef VMSVGA3D_DX
4623 //DEBUG_BREAKPOINT_TEST();
4624 RT_NOREF(cbCmd);
4625 return vmsvga3dVBDXVideoProcessorSetStreamFrameFormat(pThisCC, idDXContext, pCmd);
4626#else
4627 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4628 return VERR_NOT_SUPPORTED;
4629#endif
4630}
4631
4632
4633/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_COLOR_SPACE VBSVGA_3D_CMD_BASE + 21 */
4634static int vmsvga3dVBCmdDXVideoProcessorSetStreamColorSpace(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamColorSpace const *pCmd, uint32_t cbCmd)
4635{
4636#ifdef VMSVGA3D_DX
4637 //DEBUG_BREAKPOINT_TEST();
4638 RT_NOREF(cbCmd);
4639 return vmsvga3dVBDXVideoProcessorSetStreamColorSpace(pThisCC, idDXContext, pCmd);
4640#else
4641 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4642 return VERR_NOT_SUPPORTED;
4643#endif
4644}
4645
4646
4647/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_OUTPUT_RATE VBSVGA_3D_CMD_BASE + 22 */
4648static int vmsvga3dVBCmdDXVideoProcessorSetStreamOutputRate(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamOutputRate const *pCmd, uint32_t cbCmd)
4649{
4650#ifdef VMSVGA3D_DX
4651 //DEBUG_BREAKPOINT_TEST();
4652 RT_NOREF(cbCmd);
4653 return vmsvga3dVBDXVideoProcessorSetStreamOutputRate(pThisCC, idDXContext, pCmd);
4654#else
4655 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4656 return VERR_NOT_SUPPORTED;
4657#endif
4658}
4659
4660
4661/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_SOURCE_RECT VBSVGA_3D_CMD_BASE + 23 */
4662static int vmsvga3dVBCmdDXVideoProcessorSetStreamSourceRect(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamSourceRect const *pCmd, uint32_t cbCmd)
4663{
4664#ifdef VMSVGA3D_DX
4665 //DEBUG_BREAKPOINT_TEST();
4666 RT_NOREF(cbCmd);
4667 return vmsvga3dVBDXVideoProcessorSetStreamSourceRect(pThisCC, idDXContext, pCmd);
4668#else
4669 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4670 return VERR_NOT_SUPPORTED;
4671#endif
4672}
4673
4674
4675/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_DEST_RECT VBSVGA_3D_CMD_BASE + 24 */
4676static int vmsvga3dVBCmdDXVideoProcessorSetStreamDestRect(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamDestRect const *pCmd, uint32_t cbCmd)
4677{
4678#ifdef VMSVGA3D_DX
4679 //DEBUG_BREAKPOINT_TEST();
4680 RT_NOREF(cbCmd);
4681 return vmsvga3dVBDXVideoProcessorSetStreamDestRect(pThisCC, idDXContext, pCmd);
4682#else
4683 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4684 return VERR_NOT_SUPPORTED;
4685#endif
4686}
4687
4688
4689/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ALPHA VBSVGA_3D_CMD_BASE + 25 */
4690static int vmsvga3dVBCmdDXVideoProcessorSetStreamAlpha(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamAlpha const *pCmd, uint32_t cbCmd)
4691{
4692#ifdef VMSVGA3D_DX
4693 //DEBUG_BREAKPOINT_TEST();
4694 RT_NOREF(cbCmd);
4695 return vmsvga3dVBDXVideoProcessorSetStreamAlpha(pThisCC, idDXContext, pCmd);
4696#else
4697 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4698 return VERR_NOT_SUPPORTED;
4699#endif
4700}
4701
4702
4703/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PALETTE VBSVGA_3D_CMD_BASE + 26, */
4704static int vmsvga3dVBCmdDXVideoProcessorSetStreamPalette(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamPalette const *pCmd, uint32_t cbCmd)
4705{
4706#ifdef VMSVGA3D_DX
4707 //DEBUG_BREAKPOINT_TEST();
4708 uint32_t const *paEntries = (uint32_t *)&pCmd[1];
4709 uint32_t const cEntries = (cbCmd - sizeof(*pCmd)) / sizeof(uint32_t);
4710 return vmsvga3dVBDXVideoProcessorSetStreamPalette(pThisCC, idDXContext, pCmd, cEntries, paEntries);
4711#else
4712 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4713 return VERR_NOT_SUPPORTED;
4714#endif
4715}
4716
4717
4718/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PIXEL_ASPECT_RATIO VBSVGA_3D_CMD_BASE + 27 */
4719static int vmsvga3dVBCmdDXVideoProcessorSetStreamPixelAspectRatio(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamPixelAspectRatio const *pCmd, uint32_t cbCmd)
4720{
4721#ifdef VMSVGA3D_DX
4722 //DEBUG_BREAKPOINT_TEST();
4723 RT_NOREF(cbCmd);
4724 return vmsvga3dVBDXVideoProcessorSetStreamPixelAspectRatio(pThisCC, idDXContext, pCmd);
4725#else
4726 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4727 return VERR_NOT_SUPPORTED;
4728#endif
4729}
4730
4731
4732/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_LUMA_KEY VBSVGA_3D_CMD_BASE + 28 */
4733static int vmsvga3dVBCmdDXVideoProcessorSetStreamLumaKey(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamLumaKey const *pCmd, uint32_t cbCmd)
4734{
4735#ifdef VMSVGA3D_DX
4736 //DEBUG_BREAKPOINT_TEST();
4737 RT_NOREF(cbCmd);
4738 return vmsvga3dVBDXVideoProcessorSetStreamLumaKey(pThisCC, idDXContext, pCmd);
4739#else
4740 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4741 return VERR_NOT_SUPPORTED;
4742#endif
4743}
4744
4745
4746/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_STEREO_FORMAT VBSVGA_3D_CMD_BASE + 29 */
4747static int vmsvga3dVBCmdDXVideoProcessorSetStreamStereoFormat(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamStereoFormat const *pCmd, uint32_t cbCmd)
4748{
4749#ifdef VMSVGA3D_DX
4750 //DEBUG_BREAKPOINT_TEST();
4751 RT_NOREF(cbCmd);
4752 return vmsvga3dVBDXVideoProcessorSetStreamStereoFormat(pThisCC, idDXContext, pCmd);
4753#else
4754 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4755 return VERR_NOT_SUPPORTED;
4756#endif
4757}
4758
4759
4760/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_AUTO_PROCESSING_MODE VBSVGA_3D_CMD_BASE + 30 */
4761static int vmsvga3dVBCmdDXVideoProcessorSetStreamAutoProcessingMode(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamAutoProcessingMode const *pCmd, uint32_t cbCmd)
4762{
4763#ifdef VMSVGA3D_DX
4764 //DEBUG_BREAKPOINT_TEST();
4765 RT_NOREF(cbCmd);
4766 return vmsvga3dVBDXVideoProcessorSetStreamAutoProcessingMode(pThisCC, idDXContext, pCmd);
4767#else
4768 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4769 return VERR_NOT_SUPPORTED;
4770#endif
4771}
4772
4773
4774/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FILTER VBSVGA_3D_CMD_BASE + 31 */
4775static int vmsvga3dVBCmdDXVideoProcessorSetStreamFilter(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamFilter const *pCmd, uint32_t cbCmd)
4776{
4777#ifdef VMSVGA3D_DX
4778 //DEBUG_BREAKPOINT_TEST();
4779 RT_NOREF(cbCmd);
4780 return vmsvga3dVBDXVideoProcessorSetStreamFilter(pThisCC, idDXContext, pCmd);
4781#else
4782 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4783 return VERR_NOT_SUPPORTED;
4784#endif
4785}
4786
4787
4788/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ROTATION VBSVGA_3D_CMD_BASE + 32 */
4789static int vmsvga3dVBCmdDXVideoProcessorSetStreamRotation(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamRotation const *pCmd, uint32_t cbCmd)
4790{
4791#ifdef VMSVGA3D_DX
4792 //DEBUG_BREAKPOINT_TEST();
4793 RT_NOREF(cbCmd);
4794 return vmsvga3dVBDXVideoProcessorSetStreamRotation(pThisCC, idDXContext, pCmd);
4795#else
4796 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4797 return VERR_NOT_SUPPORTED;
4798#endif
4799}
4800
4801
4802/* VBSVGA_3D_CMD_DX_GET_VIDEO_CAPABILITY VBSVGA_3D_CMD_BASE + 33 */
4803static int vmsvga3dVBCmdDXGetVideoCapability(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXGetVideoCapability const *pCmd, uint32_t cbCmd)
4804{
4805#ifdef VMSVGA3D_DX
4806 //DEBUG_BREAKPOINT_TEST();
4807 RT_NOREF(cbCmd);
4808 return vmsvga3dVBDXGetVideoCapability(pThisCC, idDXContext, pCmd);
4809#else
4810 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4811 return VERR_NOT_SUPPORTED;
4812#endif
4813}
4814
4815
4816/* VBSVGA_3D_CMD_DX_CLEAR_RTV VBSVGA_3D_CMD_BASE + 34 */
4817static int vmsvga3dVBCmdDXClearRTV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4818{
4819#ifdef VMSVGA3D_DX
4820 //DEBUG_BREAKPOINT_TEST();
4821 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4822 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4823 return vmsvga3dVBDXClearRTV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4824#else
4825 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4826 return VERR_NOT_SUPPORTED;
4827#endif
4828}
4829
4830
4831/* VBSVGA_3D_CMD_DX_CLEAR_UAV VBSVGA_3D_CMD_BASE + 35 */
4832static int vmsvga3dVBCmdDXClearUAV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4833{
4834#ifdef VMSVGA3D_DX
4835 //DEBUG_BREAKPOINT_TEST();
4836 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4837 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4838 return vmsvga3dVBDXClearUAV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4839#else
4840 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4841 return VERR_NOT_SUPPORTED;
4842#endif
4843}
4844
4845
4846/* VBSVGA_3D_CMD_DX_CLEAR_VDOV VBSVGA_3D_CMD_BASE + 36 */
4847static int vmsvga3dVBCmdDXClearVDOV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4848{
4849#ifdef VMSVGA3D_DX
4850 //DEBUG_BREAKPOINT_TEST();
4851 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4852 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4853 return vmsvga3dVBDXClearVDOV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4854#else
4855 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4856 return VERR_NOT_SUPPORTED;
4857#endif
4858}
4859
4860
4861/* VBSVGA_3D_CMD_DX_CLEAR_VPIV VBSVGA_3D_CMD_BASE + 37 */
4862static int vmsvga3dVBCmdDXClearVPIV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4863{
4864#ifdef VMSVGA3D_DX
4865 //DEBUG_BREAKPOINT_TEST();
4866 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4867 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4868 return vmsvga3dVBDXClearVPIV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4869#else
4870 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4871 return VERR_NOT_SUPPORTED;
4872#endif
4873}
4874
4875
4876/* VBSVGA_3D_CMD_DX_CLEAR_VPOV VBSVGA_3D_CMD_BASE + 38 */
4877static int vmsvga3dVBCmdDXClearVPOV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4878{
4879#ifdef VMSVGA3D_DX
4880 //DEBUG_BREAKPOINT_TEST();
4881 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4882 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4883 return vmsvga3dVBDXClearVPOV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4884#else
4885 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4886 return VERR_NOT_SUPPORTED;
4887#endif
4888}
4889
4890
4891/** @def VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK
4892 * Check that the 3D command has at least a_cbMin of payload bytes after the
4893 * header. Will break out of the switch if it doesn't.
4894 */
4895# define VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(a_cbMin) \
4896 if (1) { \
4897 AssertMsgBreak(cbCmd >= (a_cbMin), ("size=%#x a_cbMin=%#zx\n", cbCmd, (size_t)(a_cbMin))); \
4898 RT_UNTRUSTED_VALIDATED_FENCE(); \
4899 } else do {} while (0)
4900
4901# define VMSVGA_3D_CMD_NOTIMPL() \
4902 if (1) { \
4903 AssertMsgFailed(("Not implemented %d %s\n", enmCmdId, vmsvgaR3FifoCmdToString(enmCmdId))); \
4904 } else do {} while (0)
4905
4906/** SVGA_3D_CMD_* handler.
4907 * This function parses the command and calls the corresponding command handler.
4908 *
4909 * @param pThis The shared VGA/VMSVGA state.
4910 * @param pThisCC The VGA/VMSVGA state for the current context.
4911 * @param idDXContext VGPU10 DX context of the commands or SVGA3D_INVALID_ID if they are not for a specific context.
4912 * @param enmCmdId SVGA_3D_CMD_* command identifier.
4913 * @param cbCmd Size of the command in bytes.
4914 * @param pvCmd Pointer to the command.
4915 * @returns VBox status code if an error was detected parsing a command.
4916 */
4917int vmsvgaR3Process3dCmd(PVGASTATE pThis, PVGASTATECC pThisCC, uint32_t idDXContext, SVGAFifo3dCmdId enmCmdId, uint32_t cbCmd, void const *pvCmd)
4918{
4919 int rcParse = VINF_SUCCESS;
4920 PVMSVGAR3STATE pSvgaR3State = pThisCC->svga.pSvgaR3State;
4921
4922 switch (enmCmdId)
4923 {
4924 case SVGA_3D_CMD_SURFACE_DEFINE:
4925 {
4926 SVGA3dCmdDefineSurface *pCmd = (SVGA3dCmdDefineSurface *)pvCmd;
4927 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4928 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDefine);
4929
4930 SVGA3dCmdDefineSurface_v2 cmd;
4931 cmd.sid = pCmd->sid;
4932 cmd.surfaceFlags = pCmd->surfaceFlags;
4933 cmd.format = pCmd->format;
4934 memcpy(cmd.face, pCmd->face, sizeof(cmd.face));
4935 cmd.multisampleCount = 0;
4936 cmd.autogenFilter = SVGA3D_TEX_FILTER_NONE;
4937
4938 uint32_t const cMipLevelSizes = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSize);
4939 vmsvga3dCmdDefineSurface(pThisCC, &cmd, cMipLevelSizes, (SVGA3dSize *)(pCmd + 1));
4940# ifdef DEBUG_GMR_ACCESS
4941 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3ResetGmrHandlers, 1, pThis);
4942# endif
4943 break;
4944 }
4945
4946 case SVGA_3D_CMD_SURFACE_DEFINE_V2:
4947 {
4948 SVGA3dCmdDefineSurface_v2 *pCmd = (SVGA3dCmdDefineSurface_v2 *)pvCmd;
4949 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4950 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDefineV2);
4951
4952 uint32_t const cMipLevelSizes = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSize);
4953 vmsvga3dCmdDefineSurface(pThisCC, pCmd, cMipLevelSizes, (SVGA3dSize *)(pCmd + 1));
4954# ifdef DEBUG_GMR_ACCESS
4955 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3ResetGmrHandlers, 1, pThis);
4956# endif
4957 break;
4958 }
4959
4960 case SVGA_3D_CMD_SURFACE_DESTROY:
4961 {
4962 SVGA3dCmdDestroySurface *pCmd = (SVGA3dCmdDestroySurface *)pvCmd;
4963 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4964 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDestroy);
4965
4966 vmsvga3dSurfaceDestroy(pThisCC, pCmd->sid);
4967 break;
4968 }
4969
4970 case SVGA_3D_CMD_SURFACE_COPY:
4971 {
4972 SVGA3dCmdSurfaceCopy *pCmd = (SVGA3dCmdSurfaceCopy *)pvCmd;
4973 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4974 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceCopy);
4975
4976 uint32_t const cCopyBoxes = (cbCmd - sizeof(pCmd)) / sizeof(SVGA3dCopyBox);
4977 vmsvga3dSurfaceCopy(pThisCC, pCmd->dest, pCmd->src, cCopyBoxes, (SVGA3dCopyBox *)(pCmd + 1));
4978 break;
4979 }
4980
4981 case SVGA_3D_CMD_SURFACE_STRETCHBLT:
4982 {
4983 SVGA3dCmdSurfaceStretchBlt *pCmd = (SVGA3dCmdSurfaceStretchBlt *)pvCmd;
4984 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4985 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceStretchBlt);
4986
4987 vmsvga3dSurfaceStretchBlt(pThis, pThisCC, &pCmd->dest, &pCmd->boxDest,
4988 &pCmd->src, &pCmd->boxSrc, pCmd->mode);
4989 break;
4990 }
4991
4992 case SVGA_3D_CMD_SURFACE_DMA:
4993 {
4994 SVGA3dCmdSurfaceDMA *pCmd = (SVGA3dCmdSurfaceDMA *)pvCmd;
4995 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4996 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDma);
4997
4998 uint64_t u64NanoTS = 0;
4999 if (LogRelIs3Enabled())
5000 u64NanoTS = RTTimeNanoTS();
5001 uint32_t const cCopyBoxes = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dCopyBox);
5002 STAM_PROFILE_START(&pSvgaR3State->StatR3Cmd3dSurfaceDmaProf, a);
5003 vmsvga3dSurfaceDMA(pThis, pThisCC, pCmd->guest, pCmd->host, pCmd->transfer,
5004 cCopyBoxes, (SVGA3dCopyBox *)(pCmd + 1));
5005 STAM_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dSurfaceDmaProf, a);
5006 if (LogRelIs3Enabled())
5007 {
5008 if (cCopyBoxes)
5009 {
5010 SVGA3dCopyBox *pFirstBox = (SVGA3dCopyBox *)(pCmd + 1);
5011 LogRel3(("VMSVGA: SURFACE_DMA: %d us %d boxes %d,%d %dx%d%s\n",
5012 (RTTimeNanoTS() - u64NanoTS) / 1000ULL, cCopyBoxes,
5013 pFirstBox->x, pFirstBox->y, pFirstBox->w, pFirstBox->h,
5014 pCmd->transfer == SVGA3D_READ_HOST_VRAM ? " readback!!!" : ""));
5015 }
5016 }
5017 break;
5018 }
5019
5020 case SVGA_3D_CMD_BLIT_SURFACE_TO_SCREEN:
5021 {
5022 SVGA3dCmdBlitSurfaceToScreen *pCmd = (SVGA3dCmdBlitSurfaceToScreen *)pvCmd;
5023 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5024 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceScreen);
5025
5026 static uint64_t u64FrameStartNanoTS = 0;
5027 static uint64_t u64ElapsedPerSecNano = 0;
5028 static int cFrames = 0;
5029 uint64_t u64NanoTS = 0;
5030 if (LogRelIs3Enabled())
5031 u64NanoTS = RTTimeNanoTS();
5032 uint32_t const cRects = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
5033 STAM_REL_PROFILE_START(&pSvgaR3State->StatR3Cmd3dBlitSurfaceToScreenProf, a);
5034 vmsvga3dSurfaceBlitToScreen(pThis, pThisCC, pCmd->destScreenId, pCmd->destRect, pCmd->srcImage,
5035 pCmd->srcRect, cRects, (SVGASignedRect *)(pCmd + 1));
5036 STAM_REL_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dBlitSurfaceToScreenProf, a);
5037 if (LogRelIs3Enabled())
5038 {
5039 uint64_t u64ElapsedNano = RTTimeNanoTS() - u64NanoTS;
5040 u64ElapsedPerSecNano += u64ElapsedNano;
5041
5042 SVGASignedRect *pFirstRect = cRects ? (SVGASignedRect *)(pCmd + 1) : &pCmd->destRect;
5043 LogRel3(("VMSVGA: SURFACE_TO_SCREEN: %d us %d rects %d,%d %dx%d\n",
5044 (u64ElapsedNano) / 1000ULL, cRects,
5045 pFirstRect->left, pFirstRect->top,
5046 pFirstRect->right - pFirstRect->left, pFirstRect->bottom - pFirstRect->top));
5047
5048 ++cFrames;
5049 if (u64NanoTS - u64FrameStartNanoTS >= UINT64_C(1000000000))
5050 {
5051 LogRel3(("VMSVGA: SURFACE_TO_SCREEN: FPS %d, elapsed %llu us\n",
5052 cFrames, u64ElapsedPerSecNano / 1000ULL));
5053 u64FrameStartNanoTS = u64NanoTS;
5054 cFrames = 0;
5055 u64ElapsedPerSecNano = 0;
5056 }
5057 }
5058 break;
5059 }
5060
5061 case SVGA_3D_CMD_CONTEXT_DEFINE:
5062 {
5063 SVGA3dCmdDefineContext *pCmd = (SVGA3dCmdDefineContext *)pvCmd;
5064 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5065 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dContextDefine);
5066
5067 vmsvga3dContextDefine(pThisCC, pCmd->cid);
5068 break;
5069 }
5070
5071 case SVGA_3D_CMD_CONTEXT_DESTROY:
5072 {
5073 SVGA3dCmdDestroyContext *pCmd = (SVGA3dCmdDestroyContext *)pvCmd;
5074 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5075 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dContextDestroy);
5076
5077 vmsvga3dContextDestroy(pThisCC, pCmd->cid);
5078 break;
5079 }
5080
5081 case SVGA_3D_CMD_SETTRANSFORM:
5082 {
5083 SVGA3dCmdSetTransform *pCmd = (SVGA3dCmdSetTransform *)pvCmd;
5084 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5085 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetTransform);
5086
5087 vmsvga3dSetTransform(pThisCC, pCmd->cid, pCmd->type, pCmd->matrix);
5088 break;
5089 }
5090
5091 case SVGA_3D_CMD_SETZRANGE:
5092 {
5093 SVGA3dCmdSetZRange *pCmd = (SVGA3dCmdSetZRange *)pvCmd;
5094 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5095 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetZRange);
5096
5097 vmsvga3dSetZRange(pThisCC, pCmd->cid, pCmd->zRange);
5098 break;
5099 }
5100
5101 case SVGA_3D_CMD_SETRENDERSTATE:
5102 {
5103 SVGA3dCmdSetRenderState *pCmd = (SVGA3dCmdSetRenderState *)pvCmd;
5104 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5105 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetRenderState);
5106
5107 uint32_t const cRenderStates = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dRenderState);
5108 vmsvga3dSetRenderState(pThisCC, pCmd->cid, cRenderStates, (SVGA3dRenderState *)(pCmd + 1));
5109 break;
5110 }
5111
5112 case SVGA_3D_CMD_SETRENDERTARGET:
5113 {
5114 SVGA3dCmdSetRenderTarget *pCmd = (SVGA3dCmdSetRenderTarget *)pvCmd;
5115 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5116 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetRenderTarget);
5117
5118 vmsvga3dSetRenderTarget(pThisCC, pCmd->cid, pCmd->type, pCmd->target);
5119 break;
5120 }
5121
5122 case SVGA_3D_CMD_SETTEXTURESTATE:
5123 {
5124 SVGA3dCmdSetTextureState *pCmd = (SVGA3dCmdSetTextureState *)pvCmd;
5125 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5126 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetTextureState);
5127
5128 uint32_t const cTextureStates = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dTextureState);
5129 vmsvga3dSetTextureState(pThisCC, pCmd->cid, cTextureStates, (SVGA3dTextureState *)(pCmd + 1));
5130 break;
5131 }
5132
5133 case SVGA_3D_CMD_SETMATERIAL:
5134 {
5135 SVGA3dCmdSetMaterial *pCmd = (SVGA3dCmdSetMaterial *)pvCmd;
5136 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5137 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetMaterial);
5138
5139 vmsvga3dSetMaterial(pThisCC, pCmd->cid, pCmd->face, &pCmd->material);
5140 break;
5141 }
5142
5143 case SVGA_3D_CMD_SETLIGHTDATA:
5144 {
5145 SVGA3dCmdSetLightData *pCmd = (SVGA3dCmdSetLightData *)pvCmd;
5146 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5147 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetLightData);
5148
5149 vmsvga3dSetLightData(pThisCC, pCmd->cid, pCmd->index, &pCmd->data);
5150 break;
5151 }
5152
5153 case SVGA_3D_CMD_SETLIGHTENABLED:
5154 {
5155 SVGA3dCmdSetLightEnabled *pCmd = (SVGA3dCmdSetLightEnabled *)pvCmd;
5156 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5157 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetLightEnable);
5158
5159 vmsvga3dSetLightEnabled(pThisCC, pCmd->cid, pCmd->index, pCmd->enabled);
5160 break;
5161 }
5162
5163 case SVGA_3D_CMD_SETVIEWPORT:
5164 {
5165 SVGA3dCmdSetViewport *pCmd = (SVGA3dCmdSetViewport *)pvCmd;
5166 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5167 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetViewPort);
5168
5169 vmsvga3dSetViewPort(pThisCC, pCmd->cid, &pCmd->rect);
5170 break;
5171 }
5172
5173 case SVGA_3D_CMD_SETCLIPPLANE:
5174 {
5175 SVGA3dCmdSetClipPlane *pCmd = (SVGA3dCmdSetClipPlane *)pvCmd;
5176 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5177 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetClipPlane);
5178
5179 vmsvga3dSetClipPlane(pThisCC, pCmd->cid, pCmd->index, pCmd->plane);
5180 break;
5181 }
5182
5183 case SVGA_3D_CMD_CLEAR:
5184 {
5185 SVGA3dCmdClear *pCmd = (SVGA3dCmdClear *)pvCmd;
5186 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5187 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dClear);
5188
5189 uint32_t const cRects = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dRect);
5190 vmsvga3dCommandClear(pThisCC, pCmd->cid, pCmd->clearFlag, pCmd->color, pCmd->depth, pCmd->stencil, cRects, (SVGA3dRect *)(pCmd + 1));
5191 break;
5192 }
5193
5194 case SVGA_3D_CMD_PRESENT:
5195 case SVGA_3D_CMD_PRESENT_READBACK: /** @todo SVGA_3D_CMD_PRESENT_READBACK isn't quite the same as present... */
5196 {
5197 SVGA3dCmdPresent *pCmd = (SVGA3dCmdPresent *)pvCmd;
5198 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5199 if (enmCmdId == SVGA_3D_CMD_PRESENT)
5200 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dPresent);
5201 else
5202 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dPresentReadBack);
5203
5204 uint32_t const cRects = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dCopyRect);
5205 STAM_PROFILE_START(&pSvgaR3State->StatR3Cmd3dPresentProf, a);
5206 vmsvga3dCommandPresent(pThis, pThisCC, pCmd->sid, cRects, (SVGA3dCopyRect *)(pCmd + 1));
5207 STAM_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dPresentProf, a);
5208 break;
5209 }
5210
5211 case SVGA_3D_CMD_SHADER_DEFINE:
5212 {
5213 SVGA3dCmdDefineShader *pCmd = (SVGA3dCmdDefineShader *)pvCmd;
5214 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5215 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dShaderDefine);
5216
5217 uint32_t const cbData = (cbCmd - sizeof(*pCmd));
5218 vmsvga3dShaderDefine(pThisCC, pCmd->cid, pCmd->shid, pCmd->type, cbData, (uint32_t *)(pCmd + 1));
5219 break;
5220 }
5221
5222 case SVGA_3D_CMD_SHADER_DESTROY:
5223 {
5224 SVGA3dCmdDestroyShader *pCmd = (SVGA3dCmdDestroyShader *)pvCmd;
5225 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5226 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dShaderDestroy);
5227
5228 vmsvga3dShaderDestroy(pThisCC, pCmd->cid, pCmd->shid, pCmd->type);
5229 break;
5230 }
5231
5232 case SVGA_3D_CMD_SET_SHADER:
5233 {
5234 SVGA3dCmdSetShader *pCmd = (SVGA3dCmdSetShader *)pvCmd;
5235 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5236 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetShader);
5237
5238 vmsvga3dShaderSet(pThisCC, NULL, pCmd->cid, pCmd->type, pCmd->shid);
5239 break;
5240 }
5241
5242 case SVGA_3D_CMD_SET_SHADER_CONST:
5243 {
5244 SVGA3dCmdSetShaderConst *pCmd = (SVGA3dCmdSetShaderConst *)pvCmd;
5245 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5246 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetShaderConst);
5247
5248 uint32_t const cRegisters = (cbCmd - sizeof(*pCmd)) / sizeof(pCmd->values) + 1;
5249 vmsvga3dShaderSetConst(pThisCC, pCmd->cid, pCmd->reg, pCmd->type, pCmd->ctype, cRegisters, pCmd->values);
5250 break;
5251 }
5252
5253 case SVGA_3D_CMD_DRAW_PRIMITIVES:
5254 {
5255 SVGA3dCmdDrawPrimitives *pCmd = (SVGA3dCmdDrawPrimitives *)pvCmd;
5256 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5257 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dDrawPrimitives);
5258
5259 ASSERT_GUEST_STMT_BREAK(pCmd->numRanges <= SVGA3D_MAX_DRAW_PRIMITIVE_RANGES, rcParse = VERR_INVALID_PARAMETER);
5260 ASSERT_GUEST_STMT_BREAK(pCmd->numVertexDecls <= SVGA3D_MAX_VERTEX_ARRAYS, rcParse = VERR_INVALID_PARAMETER);
5261 uint32_t const cbRangesAndVertexDecls = pCmd->numVertexDecls * sizeof(SVGA3dVertexDecl)
5262 + pCmd->numRanges * sizeof(SVGA3dPrimitiveRange);
5263 ASSERT_GUEST_STMT_BREAK(cbRangesAndVertexDecls <= cbCmd - sizeof(*pCmd), rcParse = VERR_INVALID_PARAMETER);
5264
5265 uint32_t const cVertexDivisor = (cbCmd - sizeof(*pCmd) - cbRangesAndVertexDecls) / sizeof(uint32_t);
5266 ASSERT_GUEST_STMT_BREAK(!cVertexDivisor || cVertexDivisor == pCmd->numVertexDecls, rcParse = VERR_INVALID_PARAMETER);
5267 RT_UNTRUSTED_VALIDATED_FENCE();
5268
5269 SVGA3dVertexDecl *pVertexDecl = (SVGA3dVertexDecl *)(pCmd + 1);
5270 SVGA3dPrimitiveRange *pNumRange = (SVGA3dPrimitiveRange *)&pVertexDecl[pCmd->numVertexDecls];
5271 SVGA3dVertexDivisor *pVertexDivisor = cVertexDivisor ? (SVGA3dVertexDivisor *)&pNumRange[pCmd->numRanges] : NULL;
5272
5273 STAM_PROFILE_START(&pSvgaR3State->StatR3Cmd3dDrawPrimitivesProf, a);
5274 vmsvga3dDrawPrimitives(pThisCC, pCmd->cid, pCmd->numVertexDecls, pVertexDecl, pCmd->numRanges,
5275 pNumRange, cVertexDivisor, pVertexDivisor);
5276 STAM_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dDrawPrimitivesProf, a);
5277 break;
5278 }
5279
5280 case SVGA_3D_CMD_SETSCISSORRECT:
5281 {
5282 SVGA3dCmdSetScissorRect *pCmd = (SVGA3dCmdSetScissorRect *)pvCmd;
5283 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5284 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetScissorRect);
5285
5286 vmsvga3dSetScissorRect(pThisCC, pCmd->cid, &pCmd->rect);
5287 break;
5288 }
5289
5290 case SVGA_3D_CMD_BEGIN_QUERY:
5291 {
5292 SVGA3dCmdBeginQuery *pCmd = (SVGA3dCmdBeginQuery *)pvCmd;
5293 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5294 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dBeginQuery);
5295
5296 vmsvga3dQueryBegin(pThisCC, pCmd->cid, pCmd->type);
5297 break;
5298 }
5299
5300 case SVGA_3D_CMD_END_QUERY:
5301 {
5302 SVGA3dCmdEndQuery *pCmd = (SVGA3dCmdEndQuery *)pvCmd;
5303 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5304 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dEndQuery);
5305
5306 vmsvga3dQueryEnd(pThisCC, pCmd->cid, pCmd->type);
5307 break;
5308 }
5309
5310 case SVGA_3D_CMD_WAIT_FOR_QUERY:
5311 {
5312 SVGA3dCmdWaitForQuery *pCmd = (SVGA3dCmdWaitForQuery *)pvCmd;
5313 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5314 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dWaitForQuery);
5315
5316 vmsvga3dQueryWait(pThisCC, pCmd->cid, pCmd->type, pThis, &pCmd->guestResult);
5317 break;
5318 }
5319
5320 case SVGA_3D_CMD_GENERATE_MIPMAPS:
5321 {
5322 SVGA3dCmdGenerateMipmaps *pCmd = (SVGA3dCmdGenerateMipmaps *)pvCmd;
5323 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5324 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dGenerateMipmaps);
5325
5326 vmsvga3dGenerateMipmaps(pThisCC, pCmd->sid, pCmd->filter);
5327 break;
5328 }
5329
5330 case SVGA_3D_CMD_ACTIVATE_SURFACE:
5331 /* context id + surface id? */
5332 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dActivateSurface);
5333 break;
5334
5335 case SVGA_3D_CMD_DEACTIVATE_SURFACE:
5336 /* context id + surface id? */
5337 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dDeactivateSurface);
5338 break;
5339
5340 /*
5341 *
5342 * VPGU10: SVGA_CAP_GBOBJECTS+ commands.
5343 *
5344 */
5345 case SVGA_3D_CMD_SCREEN_DMA:
5346 {
5347 SVGA3dCmdScreenDMA *pCmd = (SVGA3dCmdScreenDMA *)pvCmd;
5348 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5349 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5350 break;
5351 }
5352
5353 /* case SVGA_3D_CMD_DEAD1: New SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION */
5354 case SVGA_3D_CMD_DEAD2:
5355 case SVGA_3D_CMD_DEAD12: /* Old SVGA_3D_CMD_LOGICOPS_BITBLT */
5356 case SVGA_3D_CMD_DEAD13: /* Old SVGA_3D_CMD_LOGICOPS_TRANSBLT */
5357 case SVGA_3D_CMD_DEAD14: /* Old SVGA_3D_CMD_LOGICOPS_STRETCHBLT */
5358 case SVGA_3D_CMD_DEAD15: /* Old SVGA_3D_CMD_LOGICOPS_COLORFILL */
5359 case SVGA_3D_CMD_DEAD16: /* Old SVGA_3D_CMD_LOGICOPS_ALPHABLEND */
5360 case SVGA_3D_CMD_DEAD17: /* Old SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND */
5361 {
5362 VMSVGA_3D_CMD_NOTIMPL();
5363 break;
5364 }
5365
5366 case SVGA_3D_CMD_SET_OTABLE_BASE:
5367 {
5368 SVGA3dCmdSetOTableBase *pCmd = (SVGA3dCmdSetOTableBase *)pvCmd;
5369 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5370 vmsvga3dCmdSetOTableBase(pThisCC, pCmd);
5371 break;
5372 }
5373
5374 case SVGA_3D_CMD_READBACK_OTABLE:
5375 {
5376 SVGA3dCmdReadbackOTable *pCmd = (SVGA3dCmdReadbackOTable *)pvCmd;
5377 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5378 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5379 break;
5380 }
5381
5382 case SVGA_3D_CMD_DEFINE_GB_MOB:
5383 {
5384 SVGA3dCmdDefineGBMob *pCmd = (SVGA3dCmdDefineGBMob *)pvCmd;
5385 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5386 vmsvga3dCmdDefineGBMob(pThisCC, pCmd);
5387 break;
5388 }
5389
5390 case SVGA_3D_CMD_DESTROY_GB_MOB:
5391 {
5392 SVGA3dCmdDestroyGBMob *pCmd = (SVGA3dCmdDestroyGBMob *)pvCmd;
5393 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5394 vmsvga3dCmdDestroyGBMob(pThisCC, pCmd);
5395 break;
5396 }
5397
5398 case SVGA_3D_CMD_DEAD3:
5399 {
5400 VMSVGA_3D_CMD_NOTIMPL();
5401 break;
5402 }
5403
5404 case SVGA_3D_CMD_UPDATE_GB_MOB_MAPPING:
5405 {
5406 SVGA3dCmdUpdateGBMobMapping *pCmd = (SVGA3dCmdUpdateGBMobMapping *)pvCmd;
5407 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5408 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5409 break;
5410 }
5411
5412 case SVGA_3D_CMD_DEFINE_GB_SURFACE:
5413 {
5414 SVGA3dCmdDefineGBSurface *pCmd = (SVGA3dCmdDefineGBSurface *)pvCmd;
5415 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5416 vmsvga3dCmdDefineGBSurface(pThisCC, pCmd);
5417 break;
5418 }
5419
5420 case SVGA_3D_CMD_DESTROY_GB_SURFACE:
5421 {
5422 SVGA3dCmdDestroyGBSurface *pCmd = (SVGA3dCmdDestroyGBSurface *)pvCmd;
5423 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5424 vmsvga3dCmdDestroyGBSurface(pThisCC, pCmd);
5425 break;
5426 }
5427
5428 case SVGA_3D_CMD_BIND_GB_SURFACE:
5429 {
5430 SVGA3dCmdBindGBSurface *pCmd = (SVGA3dCmdBindGBSurface *)pvCmd;
5431 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5432 vmsvga3dCmdBindGBSurface(pThisCC, pCmd);
5433 break;
5434 }
5435
5436 case SVGA_3D_CMD_COND_BIND_GB_SURFACE:
5437 {
5438 SVGA3dCmdCondBindGBSurface *pCmd = (SVGA3dCmdCondBindGBSurface *)pvCmd;
5439 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5440 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5441 break;
5442 }
5443
5444 case SVGA_3D_CMD_UPDATE_GB_IMAGE:
5445 {
5446 SVGA3dCmdUpdateGBImage *pCmd = (SVGA3dCmdUpdateGBImage *)pvCmd;
5447 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5448 vmsvga3dCmdUpdateGBImage(pThisCC, pCmd);
5449 break;
5450 }
5451
5452 case SVGA_3D_CMD_UPDATE_GB_SURFACE:
5453 {
5454 SVGA3dCmdUpdateGBSurface *pCmd = (SVGA3dCmdUpdateGBSurface *)pvCmd;
5455 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5456 vmsvga3dCmdUpdateGBSurface(pThisCC, pCmd);
5457 break;
5458 }
5459
5460 case SVGA_3D_CMD_READBACK_GB_IMAGE:
5461 {
5462 SVGA3dCmdReadbackGBImage *pCmd = (SVGA3dCmdReadbackGBImage *)pvCmd;
5463 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5464 vmsvga3dCmdReadbackGBImage(pThisCC, pCmd);
5465 break;
5466 }
5467
5468 case SVGA_3D_CMD_READBACK_GB_SURFACE:
5469 {
5470 SVGA3dCmdReadbackGBSurface *pCmd = (SVGA3dCmdReadbackGBSurface *)pvCmd;
5471 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5472 vmsvga3dCmdReadbackGBSurface(pThisCC, pCmd);
5473 break;
5474 }
5475
5476 case SVGA_3D_CMD_INVALIDATE_GB_IMAGE:
5477 {
5478 SVGA3dCmdInvalidateGBImage *pCmd = (SVGA3dCmdInvalidateGBImage *)pvCmd;
5479 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5480 vmsvga3dCmdInvalidateGBImage(pThisCC, pCmd);
5481 break;
5482 }
5483
5484 case SVGA_3D_CMD_INVALIDATE_GB_SURFACE:
5485 {
5486 SVGA3dCmdInvalidateGBSurface *pCmd = (SVGA3dCmdInvalidateGBSurface *)pvCmd;
5487 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5488 vmsvga3dCmdInvalidateGBSurface(pThisCC, pCmd);
5489 break;
5490 }
5491
5492 case SVGA_3D_CMD_DEFINE_GB_CONTEXT:
5493 {
5494 SVGA3dCmdDefineGBContext *pCmd = (SVGA3dCmdDefineGBContext *)pvCmd;
5495 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5496 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5497 break;
5498 }
5499
5500 case SVGA_3D_CMD_DESTROY_GB_CONTEXT:
5501 {
5502 SVGA3dCmdDestroyGBContext *pCmd = (SVGA3dCmdDestroyGBContext *)pvCmd;
5503 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5504 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5505 break;
5506 }
5507
5508 case SVGA_3D_CMD_BIND_GB_CONTEXT:
5509 {
5510 SVGA3dCmdBindGBContext *pCmd = (SVGA3dCmdBindGBContext *)pvCmd;
5511 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5512 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5513 break;
5514 }
5515
5516 case SVGA_3D_CMD_READBACK_GB_CONTEXT:
5517 {
5518 SVGA3dCmdReadbackGBContext *pCmd = (SVGA3dCmdReadbackGBContext *)pvCmd;
5519 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5520 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5521 break;
5522 }
5523
5524 case SVGA_3D_CMD_INVALIDATE_GB_CONTEXT:
5525 {
5526 SVGA3dCmdInvalidateGBContext *pCmd = (SVGA3dCmdInvalidateGBContext *)pvCmd;
5527 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5528 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5529 break;
5530 }
5531
5532 case SVGA_3D_CMD_DEFINE_GB_SHADER:
5533 {
5534 SVGA3dCmdDefineGBShader *pCmd = (SVGA3dCmdDefineGBShader *)pvCmd;
5535 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5536 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5537 break;
5538 }
5539
5540 case SVGA_3D_CMD_DESTROY_GB_SHADER:
5541 {
5542 SVGA3dCmdDestroyGBShader *pCmd = (SVGA3dCmdDestroyGBShader *)pvCmd;
5543 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5544 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5545 break;
5546 }
5547
5548 case SVGA_3D_CMD_BIND_GB_SHADER:
5549 {
5550 SVGA3dCmdBindGBShader *pCmd = (SVGA3dCmdBindGBShader *)pvCmd;
5551 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5552 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5553 break;
5554 }
5555
5556 case SVGA_3D_CMD_SET_OTABLE_BASE64:
5557 {
5558 SVGA3dCmdSetOTableBase64 *pCmd = (SVGA3dCmdSetOTableBase64 *)pvCmd;
5559 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5560 vmsvga3dCmdSetOTableBase64(pThisCC, pCmd);
5561 break;
5562 }
5563
5564 case SVGA_3D_CMD_BEGIN_GB_QUERY:
5565 {
5566 SVGA3dCmdBeginGBQuery *pCmd = (SVGA3dCmdBeginGBQuery *)pvCmd;
5567 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5568 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5569 break;
5570 }
5571
5572 case SVGA_3D_CMD_END_GB_QUERY:
5573 {
5574 SVGA3dCmdEndGBQuery *pCmd = (SVGA3dCmdEndGBQuery *)pvCmd;
5575 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5576 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5577 break;
5578 }
5579
5580 case SVGA_3D_CMD_WAIT_FOR_GB_QUERY:
5581 {
5582 SVGA3dCmdWaitForGBQuery *pCmd = (SVGA3dCmdWaitForGBQuery *)pvCmd;
5583 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5584 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5585 break;
5586 }
5587
5588 case SVGA_3D_CMD_NOP:
5589 {
5590 /* Apparently there is nothing to do. */
5591 break;
5592 }
5593
5594 case SVGA_3D_CMD_ENABLE_GART:
5595 {
5596 SVGA3dCmdEnableGart *pCmd = (SVGA3dCmdEnableGart *)pvCmd;
5597 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5598 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5599 break;
5600 }
5601
5602 case SVGA_3D_CMD_DISABLE_GART:
5603 {
5604 /* No corresponding SVGA3dCmd structure. */
5605 VMSVGA_3D_CMD_NOTIMPL();
5606 break;
5607 }
5608
5609 case SVGA_3D_CMD_MAP_MOB_INTO_GART:
5610 {
5611 SVGA3dCmdMapMobIntoGart *pCmd = (SVGA3dCmdMapMobIntoGart *)pvCmd;
5612 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5613 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5614 break;
5615 }
5616
5617 case SVGA_3D_CMD_UNMAP_GART_RANGE:
5618 {
5619 SVGA3dCmdUnmapGartRange *pCmd = (SVGA3dCmdUnmapGartRange *)pvCmd;
5620 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5621 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5622 break;
5623 }
5624
5625 case SVGA_3D_CMD_DEFINE_GB_SCREENTARGET:
5626 {
5627 SVGA3dCmdDefineGBScreenTarget *pCmd = (SVGA3dCmdDefineGBScreenTarget *)pvCmd;
5628 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5629 vmsvga3dCmdDefineGBScreenTarget(pThis, pThisCC, pCmd);
5630 break;
5631 }
5632
5633 case SVGA_3D_CMD_DESTROY_GB_SCREENTARGET:
5634 {
5635 SVGA3dCmdDestroyGBScreenTarget *pCmd = (SVGA3dCmdDestroyGBScreenTarget *)pvCmd;
5636 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5637 vmsvga3dCmdDestroyGBScreenTarget(pThis, pThisCC, pCmd);
5638 break;
5639 }
5640
5641 case SVGA_3D_CMD_BIND_GB_SCREENTARGET:
5642 {
5643 SVGA3dCmdBindGBScreenTarget *pCmd = (SVGA3dCmdBindGBScreenTarget *)pvCmd;
5644 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5645 vmsvga3dCmdBindGBScreenTarget(pThisCC, pCmd);
5646 break;
5647 }
5648
5649 case SVGA_3D_CMD_UPDATE_GB_SCREENTARGET:
5650 {
5651 SVGA3dCmdUpdateGBScreenTarget *pCmd = (SVGA3dCmdUpdateGBScreenTarget *)pvCmd;
5652 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5653 vmsvga3dCmdUpdateGBScreenTarget(pThisCC, pCmd);
5654 break;
5655 }
5656
5657 case SVGA_3D_CMD_READBACK_GB_IMAGE_PARTIAL:
5658 {
5659 SVGA3dCmdReadbackGBImagePartial *pCmd = (SVGA3dCmdReadbackGBImagePartial *)pvCmd;
5660 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5661 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5662 break;
5663 }
5664
5665 case SVGA_3D_CMD_INVALIDATE_GB_IMAGE_PARTIAL:
5666 {
5667 SVGA3dCmdInvalidateGBImagePartial *pCmd = (SVGA3dCmdInvalidateGBImagePartial *)pvCmd;
5668 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5669 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5670 break;
5671 }
5672
5673 case SVGA_3D_CMD_SET_GB_SHADERCONSTS_INLINE:
5674 {
5675 SVGA3dCmdSetGBShaderConstInline *pCmd = (SVGA3dCmdSetGBShaderConstInline *)pvCmd;
5676 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5677 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5678 break;
5679 }
5680
5681 case SVGA_3D_CMD_GB_SCREEN_DMA:
5682 {
5683 SVGA3dCmdGBScreenDMA *pCmd = (SVGA3dCmdGBScreenDMA *)pvCmd;
5684 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5685 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5686 break;
5687 }
5688
5689 case SVGA_3D_CMD_BIND_GB_SURFACE_WITH_PITCH:
5690 {
5691 SVGA3dCmdBindGBSurfaceWithPitch *pCmd = (SVGA3dCmdBindGBSurfaceWithPitch *)pvCmd;
5692 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5693 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5694 break;
5695 }
5696
5697 case SVGA_3D_CMD_GB_MOB_FENCE:
5698 {
5699 SVGA3dCmdGBMobFence *pCmd = (SVGA3dCmdGBMobFence *)pvCmd;
5700 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5701 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5702 break;
5703 }
5704
5705 case SVGA_3D_CMD_DEFINE_GB_SURFACE_V2:
5706 {
5707 SVGA3dCmdDefineGBSurface_v2 *pCmd = (SVGA3dCmdDefineGBSurface_v2 *)pvCmd;
5708 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5709 vmsvga3dCmdDefineGBSurface_v2(pThisCC, pCmd);
5710 break;
5711 }
5712
5713 case SVGA_3D_CMD_DEFINE_GB_MOB64:
5714 {
5715 SVGA3dCmdDefineGBMob64 *pCmd = (SVGA3dCmdDefineGBMob64 *)pvCmd;
5716 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5717 vmsvga3dCmdDefineGBMob64(pThisCC, pCmd);
5718 break;
5719 }
5720
5721 case SVGA_3D_CMD_REDEFINE_GB_MOB64:
5722 {
5723 SVGA3dCmdRedefineGBMob64 *pCmd = (SVGA3dCmdRedefineGBMob64 *)pvCmd;
5724 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5725 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5726 break;
5727 }
5728
5729 case SVGA_3D_CMD_NOP_ERROR:
5730 {
5731 /* Apparently there is nothing to do. */
5732 break;
5733 }
5734
5735 case SVGA_3D_CMD_SET_VERTEX_STREAMS:
5736 {
5737 SVGA3dCmdSetVertexStreams *pCmd = (SVGA3dCmdSetVertexStreams *)pvCmd;
5738 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5739 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5740 break;
5741 }
5742
5743 case SVGA_3D_CMD_SET_VERTEX_DECLS:
5744 {
5745 SVGA3dCmdSetVertexDecls *pCmd = (SVGA3dCmdSetVertexDecls *)pvCmd;
5746 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5747 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5748 break;
5749 }
5750
5751 case SVGA_3D_CMD_SET_VERTEX_DIVISORS:
5752 {
5753 SVGA3dCmdSetVertexDivisors *pCmd = (SVGA3dCmdSetVertexDivisors *)pvCmd;
5754 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5755 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5756 break;
5757 }
5758
5759 case SVGA_3D_CMD_DRAW:
5760 {
5761 /* No corresponding SVGA3dCmd structure. */
5762 VMSVGA_3D_CMD_NOTIMPL();
5763 break;
5764 }
5765
5766 case SVGA_3D_CMD_DRAW_INDEXED:
5767 {
5768 /* No corresponding SVGA3dCmd structure. */
5769 VMSVGA_3D_CMD_NOTIMPL();
5770 break;
5771 }
5772
5773 case SVGA_3D_CMD_DX_DEFINE_CONTEXT:
5774 {
5775 SVGA3dCmdDXDefineContext *pCmd = (SVGA3dCmdDXDefineContext *)pvCmd;
5776 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5777 rcParse = vmsvga3dCmdDXDefineContext(pThisCC, pCmd, cbCmd);
5778 break;
5779 }
5780
5781 case SVGA_3D_CMD_DX_DESTROY_CONTEXT:
5782 {
5783 SVGA3dCmdDXDestroyContext *pCmd = (SVGA3dCmdDXDestroyContext *)pvCmd;
5784 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5785 rcParse = vmsvga3dCmdDXDestroyContext(pThisCC, pCmd, cbCmd);
5786 break;
5787 }
5788
5789 case SVGA_3D_CMD_DX_BIND_CONTEXT:
5790 {
5791 SVGA3dCmdDXBindContext *pCmd = (SVGA3dCmdDXBindContext *)pvCmd;
5792 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5793 rcParse = vmsvga3dCmdDXBindContext(pThisCC, pCmd, cbCmd);
5794 break;
5795 }
5796
5797 case SVGA_3D_CMD_DX_READBACK_CONTEXT:
5798 {
5799 SVGA3dCmdDXReadbackContext *pCmd = (SVGA3dCmdDXReadbackContext *)pvCmd;
5800 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5801 rcParse = vmsvga3dCmdDXReadbackContext(pThisCC, pCmd, cbCmd);
5802 break;
5803 }
5804
5805 case SVGA_3D_CMD_DX_INVALIDATE_CONTEXT:
5806 {
5807 SVGA3dCmdDXInvalidateContext *pCmd = (SVGA3dCmdDXInvalidateContext *)pvCmd;
5808 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5809 rcParse = vmsvga3dCmdDXInvalidateContext(pThisCC, idDXContext, pCmd, cbCmd);
5810 break;
5811 }
5812
5813 case SVGA_3D_CMD_DX_SET_SINGLE_CONSTANT_BUFFER:
5814 {
5815 SVGA3dCmdDXSetSingleConstantBuffer *pCmd = (SVGA3dCmdDXSetSingleConstantBuffer *)pvCmd;
5816 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5817 rcParse = vmsvga3dCmdDXSetSingleConstantBuffer(pThisCC, idDXContext, pCmd, cbCmd);
5818 break;
5819 }
5820
5821 case SVGA_3D_CMD_DX_SET_SHADER_RESOURCES:
5822 {
5823 SVGA3dCmdDXSetShaderResources *pCmd = (SVGA3dCmdDXSetShaderResources *)pvCmd;
5824 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5825 rcParse = vmsvga3dCmdDXSetShaderResources(pThisCC, idDXContext, pCmd, cbCmd);
5826 break;
5827 }
5828
5829 case SVGA_3D_CMD_DX_SET_SHADER:
5830 {
5831 SVGA3dCmdDXSetShader *pCmd = (SVGA3dCmdDXSetShader *)pvCmd;
5832 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5833 rcParse = vmsvga3dCmdDXSetShader(pThisCC, idDXContext, pCmd, cbCmd);
5834 break;
5835 }
5836
5837 case SVGA_3D_CMD_DX_SET_SAMPLERS:
5838 {
5839 SVGA3dCmdDXSetSamplers *pCmd = (SVGA3dCmdDXSetSamplers *)pvCmd;
5840 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5841 rcParse = vmsvga3dCmdDXSetSamplers(pThisCC, idDXContext, pCmd, cbCmd);
5842 break;
5843 }
5844
5845 case SVGA_3D_CMD_DX_DRAW:
5846 {
5847 SVGA3dCmdDXDraw *pCmd = (SVGA3dCmdDXDraw *)pvCmd;
5848 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5849 rcParse = vmsvga3dCmdDXDraw(pThisCC, idDXContext, pCmd, cbCmd);
5850 break;
5851 }
5852
5853 case SVGA_3D_CMD_DX_DRAW_INDEXED:
5854 {
5855 SVGA3dCmdDXDrawIndexed *pCmd = (SVGA3dCmdDXDrawIndexed *)pvCmd;
5856 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5857 rcParse = vmsvga3dCmdDXDrawIndexed(pThisCC, idDXContext, pCmd, cbCmd);
5858 break;
5859 }
5860
5861 case SVGA_3D_CMD_DX_DRAW_INSTANCED:
5862 {
5863 SVGA3dCmdDXDrawInstanced *pCmd = (SVGA3dCmdDXDrawInstanced *)pvCmd;
5864 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5865 rcParse = vmsvga3dCmdDXDrawInstanced(pThisCC, idDXContext, pCmd, cbCmd);
5866 break;
5867 }
5868
5869 case SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED:
5870 {
5871 SVGA3dCmdDXDrawIndexedInstanced *pCmd = (SVGA3dCmdDXDrawIndexedInstanced *)pvCmd;
5872 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5873 rcParse = vmsvga3dCmdDXDrawIndexedInstanced(pThisCC, idDXContext, pCmd, cbCmd);
5874 break;
5875 }
5876
5877 case SVGA_3D_CMD_DX_DRAW_AUTO:
5878 {
5879 SVGA3dCmdDXDrawAuto *pCmd = (SVGA3dCmdDXDrawAuto *)pvCmd;
5880 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5881 rcParse = vmsvga3dCmdDXDrawAuto(pThisCC, idDXContext, pCmd, cbCmd);
5882 break;
5883 }
5884
5885 case SVGA_3D_CMD_DX_SET_INPUT_LAYOUT:
5886 {
5887 SVGA3dCmdDXSetInputLayout *pCmd = (SVGA3dCmdDXSetInputLayout *)pvCmd;
5888 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5889 rcParse = vmsvga3dCmdDXSetInputLayout(pThisCC, idDXContext, pCmd, cbCmd);
5890 break;
5891 }
5892
5893 case SVGA_3D_CMD_DX_SET_VERTEX_BUFFERS:
5894 {
5895 SVGA3dCmdDXSetVertexBuffers *pCmd = (SVGA3dCmdDXSetVertexBuffers *)pvCmd;
5896 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5897 rcParse = vmsvga3dCmdDXSetVertexBuffers(pThisCC, idDXContext, pCmd, cbCmd);
5898 break;
5899 }
5900
5901 case SVGA_3D_CMD_DX_SET_INDEX_BUFFER:
5902 {
5903 SVGA3dCmdDXSetIndexBuffer *pCmd = (SVGA3dCmdDXSetIndexBuffer *)pvCmd;
5904 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5905 rcParse = vmsvga3dCmdDXSetIndexBuffer(pThisCC, idDXContext, pCmd, cbCmd);
5906 break;
5907 }
5908
5909 case SVGA_3D_CMD_DX_SET_TOPOLOGY:
5910 {
5911 SVGA3dCmdDXSetTopology *pCmd = (SVGA3dCmdDXSetTopology *)pvCmd;
5912 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5913 rcParse = vmsvga3dCmdDXSetTopology(pThisCC, idDXContext, pCmd, cbCmd);
5914 break;
5915 }
5916
5917 case SVGA_3D_CMD_DX_SET_RENDERTARGETS:
5918 {
5919 SVGA3dCmdDXSetRenderTargets *pCmd = (SVGA3dCmdDXSetRenderTargets *)pvCmd;
5920 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5921 rcParse = vmsvga3dCmdDXSetRenderTargets(pThisCC, idDXContext, pCmd, cbCmd);
5922 break;
5923 }
5924
5925 case SVGA_3D_CMD_DX_SET_BLEND_STATE:
5926 {
5927 SVGA3dCmdDXSetBlendState *pCmd = (SVGA3dCmdDXSetBlendState *)pvCmd;
5928 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5929 rcParse = vmsvga3dCmdDXSetBlendState(pThisCC, idDXContext, pCmd, cbCmd);
5930 break;
5931 }
5932
5933 case SVGA_3D_CMD_DX_SET_DEPTHSTENCIL_STATE:
5934 {
5935 SVGA3dCmdDXSetDepthStencilState *pCmd = (SVGA3dCmdDXSetDepthStencilState *)pvCmd;
5936 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5937 rcParse = vmsvga3dCmdDXSetDepthStencilState(pThisCC, idDXContext, pCmd, cbCmd);
5938 break;
5939 }
5940
5941 case SVGA_3D_CMD_DX_SET_RASTERIZER_STATE:
5942 {
5943 SVGA3dCmdDXSetRasterizerState *pCmd = (SVGA3dCmdDXSetRasterizerState *)pvCmd;
5944 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5945 rcParse = vmsvga3dCmdDXSetRasterizerState(pThisCC, idDXContext, pCmd, cbCmd);
5946 break;
5947 }
5948
5949 case SVGA_3D_CMD_DX_DEFINE_QUERY:
5950 {
5951 SVGA3dCmdDXDefineQuery *pCmd = (SVGA3dCmdDXDefineQuery *)pvCmd;
5952 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5953 rcParse = vmsvga3dCmdDXDefineQuery(pThisCC, idDXContext, pCmd, cbCmd);
5954 break;
5955 }
5956
5957 case SVGA_3D_CMD_DX_DESTROY_QUERY:
5958 {
5959 SVGA3dCmdDXDestroyQuery *pCmd = (SVGA3dCmdDXDestroyQuery *)pvCmd;
5960 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5961 rcParse = vmsvga3dCmdDXDestroyQuery(pThisCC, idDXContext, pCmd, cbCmd);
5962 break;
5963 }
5964
5965 case SVGA_3D_CMD_DX_BIND_QUERY:
5966 {
5967 SVGA3dCmdDXBindQuery *pCmd = (SVGA3dCmdDXBindQuery *)pvCmd;
5968 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5969 rcParse = vmsvga3dCmdDXBindQuery(pThisCC, idDXContext, pCmd, cbCmd);
5970 break;
5971 }
5972
5973 case SVGA_3D_CMD_DX_SET_QUERY_OFFSET:
5974 {
5975 SVGA3dCmdDXSetQueryOffset *pCmd = (SVGA3dCmdDXSetQueryOffset *)pvCmd;
5976 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5977 rcParse = vmsvga3dCmdDXSetQueryOffset(pThisCC, idDXContext, pCmd, cbCmd);
5978 break;
5979 }
5980
5981 case SVGA_3D_CMD_DX_BEGIN_QUERY:
5982 {
5983 SVGA3dCmdDXBeginQuery *pCmd = (SVGA3dCmdDXBeginQuery *)pvCmd;
5984 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5985 rcParse = vmsvga3dCmdDXBeginQuery(pThisCC, idDXContext, pCmd, cbCmd);
5986 break;
5987 }
5988
5989 case SVGA_3D_CMD_DX_END_QUERY:
5990 {
5991 SVGA3dCmdDXEndQuery *pCmd = (SVGA3dCmdDXEndQuery *)pvCmd;
5992 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5993 rcParse = vmsvga3dCmdDXEndQuery(pThisCC, idDXContext, pCmd, cbCmd);
5994 break;
5995 }
5996
5997 case SVGA_3D_CMD_DX_READBACK_QUERY:
5998 {
5999 SVGA3dCmdDXReadbackQuery *pCmd = (SVGA3dCmdDXReadbackQuery *)pvCmd;
6000 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6001 rcParse = vmsvga3dCmdDXReadbackQuery(pThisCC, idDXContext, pCmd, cbCmd);
6002 break;
6003 }
6004
6005 case SVGA_3D_CMD_DX_SET_PREDICATION:
6006 {
6007 SVGA3dCmdDXSetPredication *pCmd = (SVGA3dCmdDXSetPredication *)pvCmd;
6008 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6009 rcParse = vmsvga3dCmdDXSetPredication(pThisCC, idDXContext, pCmd, cbCmd);
6010 break;
6011 }
6012
6013 case SVGA_3D_CMD_DX_SET_SOTARGETS:
6014 {
6015 SVGA3dCmdDXSetSOTargets *pCmd = (SVGA3dCmdDXSetSOTargets *)pvCmd;
6016 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6017 rcParse = vmsvga3dCmdDXSetSOTargets(pThisCC, idDXContext, pCmd, cbCmd);
6018 break;
6019 }
6020
6021 case SVGA_3D_CMD_DX_SET_VIEWPORTS:
6022 {
6023 SVGA3dCmdDXSetViewports *pCmd = (SVGA3dCmdDXSetViewports *)pvCmd;
6024 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6025 rcParse = vmsvga3dCmdDXSetViewports(pThisCC, idDXContext, pCmd, cbCmd);
6026 break;
6027 }
6028
6029 case SVGA_3D_CMD_DX_SET_SCISSORRECTS:
6030 {
6031 SVGA3dCmdDXSetScissorRects *pCmd = (SVGA3dCmdDXSetScissorRects *)pvCmd;
6032 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6033 rcParse = vmsvga3dCmdDXSetScissorRects(pThisCC, idDXContext, pCmd, cbCmd);
6034 break;
6035 }
6036
6037 case SVGA_3D_CMD_DX_CLEAR_RENDERTARGET_VIEW:
6038 {
6039 SVGA3dCmdDXClearRenderTargetView *pCmd = (SVGA3dCmdDXClearRenderTargetView *)pvCmd;
6040 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6041 rcParse = vmsvga3dCmdDXClearRenderTargetView(pThisCC, idDXContext, pCmd, cbCmd);
6042 break;
6043 }
6044
6045 case SVGA_3D_CMD_DX_CLEAR_DEPTHSTENCIL_VIEW:
6046 {
6047 SVGA3dCmdDXClearDepthStencilView *pCmd = (SVGA3dCmdDXClearDepthStencilView *)pvCmd;
6048 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6049 rcParse = vmsvga3dCmdDXClearDepthStencilView(pThisCC, idDXContext, pCmd, cbCmd);
6050 break;
6051 }
6052
6053 case SVGA_3D_CMD_DX_PRED_COPY_REGION:
6054 {
6055 SVGA3dCmdDXPredCopyRegion *pCmd = (SVGA3dCmdDXPredCopyRegion *)pvCmd;
6056 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6057 rcParse = vmsvga3dCmdDXPredCopyRegion(pThisCC, idDXContext, pCmd, cbCmd);
6058 break;
6059 }
6060
6061 case SVGA_3D_CMD_DX_PRED_COPY:
6062 {
6063 SVGA3dCmdDXPredCopy *pCmd = (SVGA3dCmdDXPredCopy *)pvCmd;
6064 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6065 rcParse = vmsvga3dCmdDXPredCopy(pThisCC, idDXContext, pCmd, cbCmd);
6066 break;
6067 }
6068
6069 case SVGA_3D_CMD_DX_PRESENTBLT:
6070 {
6071 SVGA3dCmdDXPresentBlt *pCmd = (SVGA3dCmdDXPresentBlt *)pvCmd;
6072 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6073 rcParse = vmsvga3dCmdDXPresentBlt(pThisCC, idDXContext, pCmd, cbCmd);
6074 break;
6075 }
6076
6077 case SVGA_3D_CMD_DX_GENMIPS:
6078 {
6079 SVGA3dCmdDXGenMips *pCmd = (SVGA3dCmdDXGenMips *)pvCmd;
6080 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6081 rcParse = vmsvga3dCmdDXGenMips(pThisCC, idDXContext, pCmd, cbCmd);
6082 break;
6083 }
6084
6085 case SVGA_3D_CMD_DX_UPDATE_SUBRESOURCE:
6086 {
6087 SVGA3dCmdDXUpdateSubResource *pCmd = (SVGA3dCmdDXUpdateSubResource *)pvCmd;
6088 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6089 rcParse = vmsvga3dCmdDXUpdateSubResource(pThisCC, pCmd, cbCmd);
6090 break;
6091 }
6092
6093 case SVGA_3D_CMD_DX_READBACK_SUBRESOURCE:
6094 {
6095 SVGA3dCmdDXReadbackSubResource *pCmd = (SVGA3dCmdDXReadbackSubResource *)pvCmd;
6096 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6097 rcParse = vmsvga3dCmdDXReadbackSubResource(pThisCC, pCmd, cbCmd);
6098 break;
6099 }
6100
6101 case SVGA_3D_CMD_DX_INVALIDATE_SUBRESOURCE:
6102 {
6103 SVGA3dCmdDXInvalidateSubResource *pCmd = (SVGA3dCmdDXInvalidateSubResource *)pvCmd;
6104 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6105 rcParse = vmsvga3dCmdDXInvalidateSubResource(pThisCC, pCmd, cbCmd);
6106 break;
6107 }
6108
6109 case SVGA_3D_CMD_DX_DEFINE_SHADERRESOURCE_VIEW:
6110 {
6111 SVGA3dCmdDXDefineShaderResourceView *pCmd = (SVGA3dCmdDXDefineShaderResourceView *)pvCmd;
6112 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6113 rcParse = vmsvga3dCmdDXDefineShaderResourceView(pThisCC, idDXContext, pCmd, cbCmd);
6114 break;
6115 }
6116
6117 case SVGA_3D_CMD_DX_DESTROY_SHADERRESOURCE_VIEW:
6118 {
6119 SVGA3dCmdDXDestroyShaderResourceView *pCmd = (SVGA3dCmdDXDestroyShaderResourceView *)pvCmd;
6120 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6121 rcParse = vmsvga3dCmdDXDestroyShaderResourceView(pThisCC, idDXContext, pCmd, cbCmd);
6122 break;
6123 }
6124
6125 case SVGA_3D_CMD_DX_DEFINE_RENDERTARGET_VIEW:
6126 {
6127 SVGA3dCmdDXDefineRenderTargetView *pCmd = (SVGA3dCmdDXDefineRenderTargetView *)pvCmd;
6128 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6129 rcParse = vmsvga3dCmdDXDefineRenderTargetView(pThisCC, idDXContext, pCmd, cbCmd);
6130 break;
6131 }
6132
6133 case SVGA_3D_CMD_DX_DESTROY_RENDERTARGET_VIEW:
6134 {
6135 SVGA3dCmdDXDestroyRenderTargetView *pCmd = (SVGA3dCmdDXDestroyRenderTargetView *)pvCmd;
6136 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6137 rcParse = vmsvga3dCmdDXDestroyRenderTargetView(pThisCC, idDXContext, pCmd, cbCmd);
6138 break;
6139 }
6140
6141 case SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW:
6142 {
6143 SVGA3dCmdDXDefineDepthStencilView *pCmd = (SVGA3dCmdDXDefineDepthStencilView *)pvCmd;
6144 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6145 rcParse = vmsvga3dCmdDXDefineDepthStencilView(pThisCC, idDXContext, pCmd, cbCmd);
6146 break;
6147 }
6148
6149 case SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_VIEW:
6150 {
6151 SVGA3dCmdDXDestroyDepthStencilView *pCmd = (SVGA3dCmdDXDestroyDepthStencilView *)pvCmd;
6152 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6153 rcParse = vmsvga3dCmdDXDestroyDepthStencilView(pThisCC, idDXContext, pCmd, cbCmd);
6154 break;
6155 }
6156
6157 case SVGA_3D_CMD_DX_DEFINE_ELEMENTLAYOUT:
6158 {
6159 SVGA3dCmdDXDefineElementLayout *pCmd = (SVGA3dCmdDXDefineElementLayout *)pvCmd;
6160 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6161 rcParse = vmsvga3dCmdDXDefineElementLayout(pThisCC, idDXContext, pCmd, cbCmd);
6162 break;
6163 }
6164
6165 case SVGA_3D_CMD_DX_DESTROY_ELEMENTLAYOUT:
6166 {
6167 SVGA3dCmdDXDestroyElementLayout *pCmd = (SVGA3dCmdDXDestroyElementLayout *)pvCmd;
6168 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6169 rcParse = vmsvga3dCmdDXDestroyElementLayout(pThisCC, idDXContext, pCmd, cbCmd);
6170 break;
6171 }
6172
6173 case SVGA_3D_CMD_DX_DEFINE_BLEND_STATE:
6174 {
6175 SVGA3dCmdDXDefineBlendState *pCmd = (SVGA3dCmdDXDefineBlendState *)pvCmd;
6176 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6177 rcParse = vmsvga3dCmdDXDefineBlendState(pThisCC, idDXContext, pCmd, cbCmd);
6178 break;
6179 }
6180
6181 case SVGA_3D_CMD_DX_DESTROY_BLEND_STATE:
6182 {
6183 SVGA3dCmdDXDestroyBlendState *pCmd = (SVGA3dCmdDXDestroyBlendState *)pvCmd;
6184 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6185 rcParse = vmsvga3dCmdDXDestroyBlendState(pThisCC, idDXContext, pCmd, cbCmd);
6186 break;
6187 }
6188
6189 case SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_STATE:
6190 {
6191 SVGA3dCmdDXDefineDepthStencilState *pCmd = (SVGA3dCmdDXDefineDepthStencilState *)pvCmd;
6192 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6193 rcParse = vmsvga3dCmdDXDefineDepthStencilState(pThisCC, idDXContext, pCmd, cbCmd);
6194 break;
6195 }
6196
6197 case SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_STATE:
6198 {
6199 SVGA3dCmdDXDestroyDepthStencilState *pCmd = (SVGA3dCmdDXDestroyDepthStencilState *)pvCmd;
6200 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6201 rcParse = vmsvga3dCmdDXDestroyDepthStencilState(pThisCC, idDXContext, pCmd, cbCmd);
6202 break;
6203 }
6204
6205 case SVGA_3D_CMD_DX_DEFINE_RASTERIZER_STATE:
6206 {
6207 SVGA3dCmdDXDefineRasterizerState *pCmd = (SVGA3dCmdDXDefineRasterizerState *)pvCmd;
6208 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6209 rcParse = vmsvga3dCmdDXDefineRasterizerState(pThisCC, idDXContext, pCmd, cbCmd);
6210 break;
6211 }
6212
6213 case SVGA_3D_CMD_DX_DESTROY_RASTERIZER_STATE:
6214 {
6215 SVGA3dCmdDXDestroyRasterizerState *pCmd = (SVGA3dCmdDXDestroyRasterizerState *)pvCmd;
6216 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6217 rcParse = vmsvga3dCmdDXDestroyRasterizerState(pThisCC, idDXContext, pCmd, cbCmd);
6218 break;
6219 }
6220
6221 case SVGA_3D_CMD_DX_DEFINE_SAMPLER_STATE:
6222 {
6223 SVGA3dCmdDXDefineSamplerState *pCmd = (SVGA3dCmdDXDefineSamplerState *)pvCmd;
6224 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6225 rcParse = vmsvga3dCmdDXDefineSamplerState(pThisCC, idDXContext, pCmd, cbCmd);
6226 break;
6227 }
6228
6229 case SVGA_3D_CMD_DX_DESTROY_SAMPLER_STATE:
6230 {
6231 SVGA3dCmdDXDestroySamplerState *pCmd = (SVGA3dCmdDXDestroySamplerState *)pvCmd;
6232 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6233 rcParse = vmsvga3dCmdDXDestroySamplerState(pThisCC, idDXContext, pCmd, cbCmd);
6234 break;
6235 }
6236
6237 case SVGA_3D_CMD_DX_DEFINE_SHADER:
6238 {
6239 SVGA3dCmdDXDefineShader *pCmd = (SVGA3dCmdDXDefineShader *)pvCmd;
6240 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6241 rcParse = vmsvga3dCmdDXDefineShader(pThisCC, idDXContext, pCmd, cbCmd);
6242 break;
6243 }
6244
6245 case SVGA_3D_CMD_DX_DESTROY_SHADER:
6246 {
6247 SVGA3dCmdDXDestroyShader *pCmd = (SVGA3dCmdDXDestroyShader *)pvCmd;
6248 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6249 rcParse = vmsvga3dCmdDXDestroyShader(pThisCC, idDXContext, pCmd, cbCmd);
6250 break;
6251 }
6252
6253 case SVGA_3D_CMD_DX_BIND_SHADER:
6254 {
6255 SVGA3dCmdDXBindShader *pCmd = (SVGA3dCmdDXBindShader *)pvCmd;
6256 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6257 rcParse = vmsvga3dCmdDXBindShader(pThisCC, idDXContext, pCmd, cbCmd);
6258 break;
6259 }
6260
6261 case SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT:
6262 {
6263 SVGA3dCmdDXDefineStreamOutput *pCmd = (SVGA3dCmdDXDefineStreamOutput *)pvCmd;
6264 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6265 rcParse = vmsvga3dCmdDXDefineStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6266 break;
6267 }
6268
6269 case SVGA_3D_CMD_DX_DESTROY_STREAMOUTPUT:
6270 {
6271 SVGA3dCmdDXDestroyStreamOutput *pCmd = (SVGA3dCmdDXDestroyStreamOutput *)pvCmd;
6272 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6273 rcParse = vmsvga3dCmdDXDestroyStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6274 break;
6275 }
6276
6277 case SVGA_3D_CMD_DX_SET_STREAMOUTPUT:
6278 {
6279 SVGA3dCmdDXSetStreamOutput *pCmd = (SVGA3dCmdDXSetStreamOutput *)pvCmd;
6280 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6281 rcParse = vmsvga3dCmdDXSetStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6282 break;
6283 }
6284
6285 case SVGA_3D_CMD_DX_SET_COTABLE:
6286 {
6287 SVGA3dCmdDXSetCOTable *pCmd = (SVGA3dCmdDXSetCOTable *)pvCmd;
6288 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6289 rcParse = vmsvga3dCmdDXSetCOTable(pThisCC, pCmd, cbCmd);
6290 break;
6291 }
6292
6293 case SVGA_3D_CMD_DX_READBACK_COTABLE:
6294 {
6295 SVGA3dCmdDXReadbackCOTable *pCmd = (SVGA3dCmdDXReadbackCOTable *)pvCmd;
6296 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6297 rcParse = vmsvga3dCmdDXReadbackCOTable(pThisCC, idDXContext, pCmd, cbCmd);
6298 break;
6299 }
6300
6301 case SVGA_3D_CMD_DX_BUFFER_COPY:
6302 {
6303 SVGA3dCmdDXBufferCopy *pCmd = (SVGA3dCmdDXBufferCopy *)pvCmd;
6304 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6305 rcParse = vmsvga3dCmdDXBufferCopy(pThisCC, idDXContext, pCmd, cbCmd);
6306 break;
6307 }
6308
6309 case SVGA_3D_CMD_DX_TRANSFER_FROM_BUFFER:
6310 {
6311 SVGA3dCmdDXTransferFromBuffer *pCmd = (SVGA3dCmdDXTransferFromBuffer *)pvCmd;
6312 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6313 rcParse = vmsvga3dCmdDXTransferFromBuffer(pThisCC, pCmd, cbCmd);
6314 break;
6315 }
6316
6317 case SVGA_3D_CMD_DX_SURFACE_COPY_AND_READBACK:
6318 {
6319 SVGA3dCmdDXSurfaceCopyAndReadback *pCmd = (SVGA3dCmdDXSurfaceCopyAndReadback *)pvCmd;
6320 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6321 rcParse = vmsvga3dCmdDXSurfaceCopyAndReadback(pThisCC, idDXContext, pCmd, cbCmd);
6322 break;
6323 }
6324
6325 case SVGA_3D_CMD_DX_MOVE_QUERY:
6326 {
6327 SVGA3dCmdDXMoveQuery *pCmd = (SVGA3dCmdDXMoveQuery *)pvCmd;
6328 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6329 rcParse = vmsvga3dCmdDXMoveQuery(pThisCC, idDXContext, pCmd, cbCmd);
6330 break;
6331 }
6332
6333 case SVGA_3D_CMD_DX_BIND_ALL_QUERY:
6334 {
6335 SVGA3dCmdDXBindAllQuery *pCmd = (SVGA3dCmdDXBindAllQuery *)pvCmd;
6336 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6337 rcParse = vmsvga3dCmdDXBindAllQuery(pThisCC, idDXContext, pCmd, cbCmd);
6338 break;
6339 }
6340
6341 case SVGA_3D_CMD_DX_READBACK_ALL_QUERY:
6342 {
6343 SVGA3dCmdDXReadbackAllQuery *pCmd = (SVGA3dCmdDXReadbackAllQuery *)pvCmd;
6344 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6345 rcParse = vmsvga3dCmdDXReadbackAllQuery(pThisCC, idDXContext, pCmd, cbCmd);
6346 break;
6347 }
6348
6349 case SVGA_3D_CMD_DX_PRED_TRANSFER_FROM_BUFFER:
6350 {
6351 SVGA3dCmdDXPredTransferFromBuffer *pCmd = (SVGA3dCmdDXPredTransferFromBuffer *)pvCmd;
6352 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6353 rcParse = vmsvga3dCmdDXPredTransferFromBuffer(pThisCC, idDXContext, pCmd, cbCmd);
6354 break;
6355 }
6356
6357 case SVGA_3D_CMD_DX_MOB_FENCE_64:
6358 {
6359 SVGA3dCmdDXMobFence64 *pCmd = (SVGA3dCmdDXMobFence64 *)pvCmd;
6360 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6361 rcParse = vmsvga3dCmdDXMobFence64(pThisCC, pCmd, cbCmd);
6362 break;
6363 }
6364
6365 case SVGA_3D_CMD_DX_BIND_ALL_SHADER:
6366 {
6367 SVGA3dCmdDXBindAllShader *pCmd = (SVGA3dCmdDXBindAllShader *)pvCmd;
6368 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6369 rcParse = vmsvga3dCmdDXBindAllShader(pThisCC, idDXContext, pCmd, cbCmd);
6370 break;
6371 }
6372
6373 case SVGA_3D_CMD_DX_HINT:
6374 {
6375 SVGA3dCmdDXHint *pCmd = (SVGA3dCmdDXHint *)pvCmd;
6376 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6377 rcParse = vmsvga3dCmdDXHint(pThisCC, idDXContext, pCmd, cbCmd);
6378 break;
6379 }
6380
6381 case SVGA_3D_CMD_DX_BUFFER_UPDATE:
6382 {
6383 SVGA3dCmdDXBufferUpdate *pCmd = (SVGA3dCmdDXBufferUpdate *)pvCmd;
6384 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6385 rcParse = vmsvga3dCmdDXBufferUpdate(pThisCC, idDXContext, pCmd, cbCmd);
6386 break;
6387 }
6388
6389 case SVGA_3D_CMD_DX_SET_VS_CONSTANT_BUFFER_OFFSET:
6390 {
6391 SVGA3dCmdDXSetVSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetVSConstantBufferOffset *)pvCmd;
6392 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6393 rcParse = vmsvga3dCmdDXSetVSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6394 break;
6395 }
6396
6397 case SVGA_3D_CMD_DX_SET_PS_CONSTANT_BUFFER_OFFSET:
6398 {
6399 SVGA3dCmdDXSetPSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetPSConstantBufferOffset *)pvCmd;
6400 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6401 rcParse = vmsvga3dCmdDXSetPSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6402 break;
6403 }
6404
6405 case SVGA_3D_CMD_DX_SET_GS_CONSTANT_BUFFER_OFFSET:
6406 {
6407 SVGA3dCmdDXSetGSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetGSConstantBufferOffset *)pvCmd;
6408 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6409 rcParse = vmsvga3dCmdDXSetGSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6410 break;
6411 }
6412
6413 case SVGA_3D_CMD_DX_SET_HS_CONSTANT_BUFFER_OFFSET:
6414 {
6415 SVGA3dCmdDXSetHSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetHSConstantBufferOffset *)pvCmd;
6416 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6417 rcParse = vmsvga3dCmdDXSetHSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6418 break;
6419 }
6420
6421 case SVGA_3D_CMD_DX_SET_DS_CONSTANT_BUFFER_OFFSET:
6422 {
6423 SVGA3dCmdDXSetDSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetDSConstantBufferOffset *)pvCmd;
6424 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6425 rcParse = vmsvga3dCmdDXSetDSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6426 break;
6427 }
6428
6429 case SVGA_3D_CMD_DX_SET_CS_CONSTANT_BUFFER_OFFSET:
6430 {
6431 SVGA3dCmdDXSetCSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetCSConstantBufferOffset *)pvCmd;
6432 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6433 rcParse = vmsvga3dCmdDXSetCSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6434 break;
6435 }
6436
6437 case SVGA_3D_CMD_DX_COND_BIND_ALL_SHADER:
6438 {
6439 SVGA3dCmdDXCondBindAllShader *pCmd = (SVGA3dCmdDXCondBindAllShader *)pvCmd;
6440 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6441 rcParse = vmsvga3dCmdDXCondBindAllShader(pThisCC, idDXContext, pCmd, cbCmd);
6442 break;
6443 }
6444
6445 case SVGA_3D_CMD_SCREEN_COPY:
6446 {
6447 SVGA3dCmdScreenCopy *pCmd = (SVGA3dCmdScreenCopy *)pvCmd;
6448 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6449 rcParse = vmsvga3dCmdScreenCopy(pThisCC, idDXContext, pCmd, cbCmd);
6450 break;
6451 }
6452
6453 case SVGA_3D_CMD_RESERVED1:
6454 {
6455 VMSVGA_3D_CMD_NOTIMPL();
6456 break;
6457 }
6458
6459 case SVGA_3D_CMD_RESERVED2:
6460 {
6461 VMSVGA_3D_CMD_NOTIMPL();
6462 break;
6463 }
6464
6465 case SVGA_3D_CMD_RESERVED3:
6466 {
6467 VMSVGA_3D_CMD_NOTIMPL();
6468 break;
6469 }
6470
6471 case SVGA_3D_CMD_RESERVED4:
6472 {
6473 VMSVGA_3D_CMD_NOTIMPL();
6474 break;
6475 }
6476
6477 case SVGA_3D_CMD_RESERVED5:
6478 {
6479 VMSVGA_3D_CMD_NOTIMPL();
6480 break;
6481 }
6482
6483 case SVGA_3D_CMD_RESERVED6:
6484 {
6485 VMSVGA_3D_CMD_NOTIMPL();
6486 break;
6487 }
6488
6489 case SVGA_3D_CMD_RESERVED7:
6490 {
6491 VMSVGA_3D_CMD_NOTIMPL();
6492 break;
6493 }
6494
6495 case SVGA_3D_CMD_RESERVED8:
6496 {
6497 VMSVGA_3D_CMD_NOTIMPL();
6498 break;
6499 }
6500
6501 case SVGA_3D_CMD_GROW_OTABLE:
6502 {
6503 SVGA3dCmdGrowOTable *pCmd = (SVGA3dCmdGrowOTable *)pvCmd;
6504 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6505 rcParse = vmsvga3dCmdGrowOTable(pThisCC, pCmd, cbCmd);
6506 break;
6507 }
6508
6509 case SVGA_3D_CMD_DX_GROW_COTABLE:
6510 {
6511 SVGA3dCmdDXGrowCOTable *pCmd = (SVGA3dCmdDXGrowCOTable *)pvCmd;
6512 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6513 rcParse = vmsvga3dCmdDXGrowCOTable(pThisCC, pCmd, cbCmd);
6514 break;
6515 }
6516
6517 case SVGA_3D_CMD_INTRA_SURFACE_COPY:
6518 {
6519 SVGA3dCmdIntraSurfaceCopy *pCmd = (SVGA3dCmdIntraSurfaceCopy *)pvCmd;
6520 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6521 rcParse = vmsvga3dCmdIntraSurfaceCopy(pThisCC, idDXContext, pCmd, cbCmd);
6522 break;
6523 }
6524
6525 case SVGA_3D_CMD_DEFINE_GB_SURFACE_V3:
6526 {
6527 SVGA3dCmdDefineGBSurface_v3 *pCmd = (SVGA3dCmdDefineGBSurface_v3 *)pvCmd;
6528 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6529 rcParse = vmsvga3dCmdDefineGBSurface_v3(pThisCC, pCmd);
6530 break;
6531 }
6532
6533 case SVGA_3D_CMD_DX_RESOLVE_COPY:
6534 {
6535 SVGA3dCmdDXResolveCopy *pCmd = (SVGA3dCmdDXResolveCopy *)pvCmd;
6536 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6537 rcParse = vmsvga3dCmdDXResolveCopy(pThisCC, idDXContext, pCmd, cbCmd);
6538 break;
6539 }
6540
6541 case SVGA_3D_CMD_DX_PRED_RESOLVE_COPY:
6542 {
6543 SVGA3dCmdDXPredResolveCopy *pCmd = (SVGA3dCmdDXPredResolveCopy *)pvCmd;
6544 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6545 rcParse = vmsvga3dCmdDXPredResolveCopy(pThisCC, idDXContext, pCmd, cbCmd);
6546 break;
6547 }
6548
6549 case SVGA_3D_CMD_DX_PRED_CONVERT_REGION:
6550 {
6551 SVGA3dCmdDXPredConvertRegion *pCmd = (SVGA3dCmdDXPredConvertRegion *)pvCmd;
6552 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6553 rcParse = vmsvga3dCmdDXPredConvertRegion(pThisCC, idDXContext, pCmd, cbCmd);
6554 break;
6555 }
6556
6557 case SVGA_3D_CMD_DX_PRED_CONVERT:
6558 {
6559 SVGA3dCmdDXPredConvert *pCmd = (SVGA3dCmdDXPredConvert *)pvCmd;
6560 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6561 rcParse = vmsvga3dCmdDXPredConvert(pThisCC, idDXContext, pCmd, cbCmd);
6562 break;
6563 }
6564
6565 case SVGA_3D_CMD_WHOLE_SURFACE_COPY:
6566 {
6567 SVGA3dCmdWholeSurfaceCopy *pCmd = (SVGA3dCmdWholeSurfaceCopy *)pvCmd;
6568 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6569 rcParse = vmsvga3dCmdWholeSurfaceCopy(pThisCC, idDXContext, pCmd, cbCmd);
6570 break;
6571 }
6572
6573 case SVGA_3D_CMD_DX_DEFINE_UA_VIEW:
6574 {
6575 SVGA3dCmdDXDefineUAView *pCmd = (SVGA3dCmdDXDefineUAView *)pvCmd;
6576 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6577 rcParse = vmsvga3dCmdDXDefineUAView(pThisCC, idDXContext, pCmd, cbCmd);
6578 break;
6579 }
6580
6581 case SVGA_3D_CMD_DX_DESTROY_UA_VIEW:
6582 {
6583 SVGA3dCmdDXDestroyUAView *pCmd = (SVGA3dCmdDXDestroyUAView *)pvCmd;
6584 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6585 rcParse = vmsvga3dCmdDXDestroyUAView(pThisCC, idDXContext, pCmd, cbCmd);
6586 break;
6587 }
6588
6589 case SVGA_3D_CMD_DX_CLEAR_UA_VIEW_UINT:
6590 {
6591 SVGA3dCmdDXClearUAViewUint *pCmd = (SVGA3dCmdDXClearUAViewUint *)pvCmd;
6592 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6593 rcParse = vmsvga3dCmdDXClearUAViewUint(pThisCC, idDXContext, pCmd, cbCmd);
6594 break;
6595 }
6596
6597 case SVGA_3D_CMD_DX_CLEAR_UA_VIEW_FLOAT:
6598 {
6599 SVGA3dCmdDXClearUAViewFloat *pCmd = (SVGA3dCmdDXClearUAViewFloat *)pvCmd;
6600 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6601 rcParse = vmsvga3dCmdDXClearUAViewFloat(pThisCC, idDXContext, pCmd, cbCmd);
6602 break;
6603 }
6604
6605 case SVGA_3D_CMD_DX_COPY_STRUCTURE_COUNT:
6606 {
6607 SVGA3dCmdDXCopyStructureCount *pCmd = (SVGA3dCmdDXCopyStructureCount *)pvCmd;
6608 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6609 rcParse = vmsvga3dCmdDXCopyStructureCount(pThisCC, idDXContext, pCmd, cbCmd);
6610 break;
6611 }
6612
6613 case SVGA_3D_CMD_DX_SET_UA_VIEWS:
6614 {
6615 SVGA3dCmdDXSetUAViews *pCmd = (SVGA3dCmdDXSetUAViews *)pvCmd;
6616 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6617 rcParse = vmsvga3dCmdDXSetUAViews(pThisCC, idDXContext, pCmd, cbCmd);
6618 break;
6619 }
6620
6621 case SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED_INDIRECT:
6622 {
6623 SVGA3dCmdDXDrawIndexedInstancedIndirect *pCmd = (SVGA3dCmdDXDrawIndexedInstancedIndirect *)pvCmd;
6624 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6625 rcParse = vmsvga3dCmdDXDrawIndexedInstancedIndirect(pThisCC, idDXContext, pCmd, cbCmd);
6626 break;
6627 }
6628
6629 case SVGA_3D_CMD_DX_DRAW_INSTANCED_INDIRECT:
6630 {
6631 SVGA3dCmdDXDrawInstancedIndirect *pCmd = (SVGA3dCmdDXDrawInstancedIndirect *)pvCmd;
6632 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6633 rcParse = vmsvga3dCmdDXDrawInstancedIndirect(pThisCC, idDXContext, pCmd, cbCmd);
6634 break;
6635 }
6636
6637 case SVGA_3D_CMD_DX_DISPATCH:
6638 {
6639 SVGA3dCmdDXDispatch *pCmd = (SVGA3dCmdDXDispatch *)pvCmd;
6640 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6641 rcParse = vmsvga3dCmdDXDispatch(pThisCC, idDXContext, pCmd, cbCmd);
6642 break;
6643 }
6644
6645 case SVGA_3D_CMD_DX_DISPATCH_INDIRECT:
6646 {
6647 SVGA3dCmdDXDispatchIndirect *pCmd = (SVGA3dCmdDXDispatchIndirect *)pvCmd;
6648 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6649 rcParse = vmsvga3dCmdDXDispatchIndirect(pThisCC, idDXContext, pCmd, cbCmd);
6650 break;
6651 }
6652
6653 case SVGA_3D_CMD_WRITE_ZERO_SURFACE:
6654 {
6655 SVGA3dCmdWriteZeroSurface *pCmd = (SVGA3dCmdWriteZeroSurface *)pvCmd;
6656 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6657 rcParse = vmsvga3dCmdWriteZeroSurface(pThisCC, idDXContext, pCmd, cbCmd);
6658 break;
6659 }
6660
6661 case SVGA_3D_CMD_HINT_ZERO_SURFACE:
6662 {
6663 SVGA3dCmdHintZeroSurface *pCmd = (SVGA3dCmdHintZeroSurface *)pvCmd;
6664 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6665 rcParse = vmsvga3dCmdHintZeroSurface(pThisCC, idDXContext, pCmd, cbCmd);
6666 break;
6667 }
6668
6669 case SVGA_3D_CMD_DX_TRANSFER_TO_BUFFER:
6670 {
6671 SVGA3dCmdDXTransferToBuffer *pCmd = (SVGA3dCmdDXTransferToBuffer *)pvCmd;
6672 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6673 rcParse = vmsvga3dCmdDXTransferToBuffer(pThisCC, idDXContext, pCmd, cbCmd);
6674 break;
6675 }
6676
6677 case SVGA_3D_CMD_DX_SET_STRUCTURE_COUNT:
6678 {
6679 SVGA3dCmdDXSetStructureCount *pCmd = (SVGA3dCmdDXSetStructureCount *)pvCmd;
6680 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6681 rcParse = vmsvga3dCmdDXSetStructureCount(pThisCC, idDXContext, pCmd, cbCmd);
6682 break;
6683 }
6684
6685 case SVGA_3D_CMD_LOGICOPS_BITBLT:
6686 {
6687 SVGA3dCmdLogicOpsBitBlt *pCmd = (SVGA3dCmdLogicOpsBitBlt *)pvCmd;
6688 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6689 rcParse = vmsvga3dCmdLogicOpsBitBlt(pThisCC, idDXContext, pCmd, cbCmd);
6690 break;
6691 }
6692
6693 case SVGA_3D_CMD_LOGICOPS_TRANSBLT:
6694 {
6695 SVGA3dCmdLogicOpsTransBlt *pCmd = (SVGA3dCmdLogicOpsTransBlt *)pvCmd;
6696 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6697 rcParse = vmsvga3dCmdLogicOpsTransBlt(pThisCC, idDXContext, pCmd, cbCmd);
6698 break;
6699 }
6700
6701 case SVGA_3D_CMD_LOGICOPS_STRETCHBLT:
6702 {
6703 SVGA3dCmdLogicOpsStretchBlt *pCmd = (SVGA3dCmdLogicOpsStretchBlt *)pvCmd;
6704 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6705 rcParse = vmsvga3dCmdLogicOpsStretchBlt(pThisCC, idDXContext, pCmd, cbCmd);
6706 break;
6707 }
6708
6709 case SVGA_3D_CMD_LOGICOPS_COLORFILL:
6710 {
6711 SVGA3dCmdLogicOpsColorFill *pCmd = (SVGA3dCmdLogicOpsColorFill *)pvCmd;
6712 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6713 rcParse = vmsvga3dCmdLogicOpsColorFill(pThisCC, idDXContext, pCmd, cbCmd);
6714 break;
6715 }
6716
6717 case SVGA_3D_CMD_LOGICOPS_ALPHABLEND:
6718 {
6719 SVGA3dCmdLogicOpsAlphaBlend *pCmd = (SVGA3dCmdLogicOpsAlphaBlend *)pvCmd;
6720 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6721 rcParse = vmsvga3dCmdLogicOpsAlphaBlend(pThisCC, idDXContext, pCmd, cbCmd);
6722 break;
6723 }
6724
6725 case SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND:
6726 {
6727 SVGA3dCmdLogicOpsClearTypeBlend *pCmd = (SVGA3dCmdLogicOpsClearTypeBlend *)pvCmd;
6728 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6729 rcParse = vmsvga3dCmdLogicOpsClearTypeBlend(pThisCC, idDXContext, pCmd, cbCmd);
6730 break;
6731 }
6732
6733 case SVGA_3D_CMD_RESERVED2_1:
6734 {
6735 VMSVGA_3D_CMD_NOTIMPL();
6736 break;
6737 }
6738
6739 case SVGA_3D_CMD_RESERVED2_2:
6740 {
6741 VMSVGA_3D_CMD_NOTIMPL();
6742 break;
6743 }
6744
6745 case SVGA_3D_CMD_DEFINE_GB_SURFACE_V4:
6746 {
6747 SVGA3dCmdDefineGBSurface_v4 *pCmd = (SVGA3dCmdDefineGBSurface_v4 *)pvCmd;
6748 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6749 rcParse = vmsvga3dCmdDefineGBSurface_v4(pThisCC, pCmd);
6750 break;
6751 }
6752
6753 case SVGA_3D_CMD_DX_SET_CS_UA_VIEWS:
6754 {
6755 SVGA3dCmdDXSetCSUAViews *pCmd = (SVGA3dCmdDXSetCSUAViews *)pvCmd;
6756 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6757 rcParse = vmsvga3dCmdDXSetCSUAViews(pThisCC, idDXContext, pCmd, cbCmd);
6758 break;
6759 }
6760
6761 case SVGA_3D_CMD_DX_SET_MIN_LOD:
6762 {
6763 SVGA3dCmdDXSetMinLOD *pCmd = (SVGA3dCmdDXSetMinLOD *)pvCmd;
6764 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6765 rcParse = vmsvga3dCmdDXSetMinLOD(pThisCC, idDXContext, pCmd, cbCmd);
6766 break;
6767 }
6768
6769 case SVGA_3D_CMD_RESERVED2_3:
6770 {
6771 VMSVGA_3D_CMD_NOTIMPL();
6772 break;
6773 }
6774
6775 case SVGA_3D_CMD_RESERVED2_4:
6776 {
6777 VMSVGA_3D_CMD_NOTIMPL();
6778 break;
6779 }
6780
6781 case SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW_V2:
6782 {
6783 SVGA3dCmdDXDefineDepthStencilView_v2 *pCmd = (SVGA3dCmdDXDefineDepthStencilView_v2 *)pvCmd;
6784 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6785 rcParse = vmsvga3dCmdDXDefineDepthStencilView_v2(pThisCC, idDXContext, pCmd, cbCmd);
6786 break;
6787 }
6788
6789 case SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT_WITH_MOB:
6790 {
6791 SVGA3dCmdDXDefineStreamOutputWithMob *pCmd = (SVGA3dCmdDXDefineStreamOutputWithMob *)pvCmd;
6792 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6793 rcParse = vmsvga3dCmdDXDefineStreamOutputWithMob(pThisCC, idDXContext, pCmd, cbCmd);
6794 break;
6795 }
6796
6797 case SVGA_3D_CMD_DX_SET_SHADER_IFACE:
6798 {
6799 SVGA3dCmdDXSetShaderIface *pCmd = (SVGA3dCmdDXSetShaderIface *)pvCmd;
6800 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6801 rcParse = vmsvga3dCmdDXSetShaderIface(pThisCC, idDXContext, pCmd, cbCmd);
6802 break;
6803 }
6804
6805 case SVGA_3D_CMD_DX_BIND_STREAMOUTPUT:
6806 {
6807 SVGA3dCmdDXBindStreamOutput *pCmd = (SVGA3dCmdDXBindStreamOutput *)pvCmd;
6808 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6809 rcParse = vmsvga3dCmdDXBindStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6810 break;
6811 }
6812
6813 case SVGA_3D_CMD_SURFACE_STRETCHBLT_NON_MS_TO_MS:
6814 {
6815 SVGA3dCmdSurfaceStretchBltNonMSToMS *pCmd = (SVGA3dCmdSurfaceStretchBltNonMSToMS *)pvCmd;
6816 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6817 rcParse = vmsvga3dCmdSurfaceStretchBltNonMSToMS(pThisCC, idDXContext, pCmd, cbCmd);
6818 break;
6819 }
6820
6821 case SVGA_3D_CMD_DX_BIND_SHADER_IFACE:
6822 {
6823 SVGA3dCmdDXBindShaderIface *pCmd = (SVGA3dCmdDXBindShaderIface *)pvCmd;
6824 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6825 rcParse = vmsvga3dCmdDXBindShaderIface(pThisCC, idDXContext, pCmd, cbCmd);
6826 break;
6827 }
6828
6829 case SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION:
6830 {
6831 SVGA3dCmdVBDXClearRenderTargetViewRegion *pCmd = (SVGA3dCmdVBDXClearRenderTargetViewRegion *)pvCmd;
6832 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6833 rcParse = vmsvga3dCmdVBDXClearRenderTargetViewRegion(pThisCC, idDXContext, pCmd, cbCmd);
6834 break;
6835 }
6836
6837 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR:
6838 {
6839 VBSVGA3dCmdDXDefineVideoProcessor *pCmd = (VBSVGA3dCmdDXDefineVideoProcessor *)pvCmd;
6840 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6841 rcParse = vmsvga3dVBCmdDXDefineVideoProcessor(pThisCC, idDXContext, pCmd, cbCmd);
6842 break;
6843 }
6844
6845 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER_OUTPUT_VIEW:
6846 {
6847 VBSVGA3dCmdDXDefineVideoDecoderOutputView *pCmd = (VBSVGA3dCmdDXDefineVideoDecoderOutputView *)pvCmd;
6848 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6849 rcParse = vmsvga3dVBCmdDXDefineVideoDecoderOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6850 break;
6851 }
6852
6853 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER:
6854 {
6855 VBSVGA3dCmdDXDefineVideoDecoder *pCmd = (VBSVGA3dCmdDXDefineVideoDecoder *)pvCmd;
6856 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6857 rcParse = vmsvga3dVBCmdDXDefineVideoDecoder(pThisCC, idDXContext, pCmd, cbCmd);
6858 break;
6859 }
6860
6861 case VBSVGA_3D_CMD_DX_VIDEO_DECODER_BEGIN_FRAME:
6862 {
6863 VBSVGA3dCmdDXVideoDecoderBeginFrame *pCmd = (VBSVGA3dCmdDXVideoDecoderBeginFrame *)pvCmd;
6864 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6865 rcParse = vmsvga3dVBCmdDXVideoDecoderBeginFrame(pThisCC, idDXContext, pCmd, cbCmd);
6866 break;
6867 }
6868
6869 case VBSVGA_3D_CMD_DX_VIDEO_DECODER_SUBMIT_BUFFERS:
6870 {
6871 VBSVGA3dCmdDXVideoDecoderSubmitBuffers *pCmd = (VBSVGA3dCmdDXVideoDecoderSubmitBuffers *)pvCmd;
6872 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6873 rcParse = vmsvga3dVBCmdDXVideoDecoderSubmitBuffers(pThisCC, idDXContext, pCmd, cbCmd);
6874 break;
6875 }
6876
6877 case VBSVGA_3D_CMD_DX_VIDEO_DECODER_END_FRAME:
6878 {
6879 VBSVGA3dCmdDXVideoDecoderEndFrame *pCmd = (VBSVGA3dCmdDXVideoDecoderEndFrame *)pvCmd;
6880 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6881 rcParse = vmsvga3dVBCmdDXVideoDecoderEndFrame(pThisCC, idDXContext, pCmd, cbCmd);
6882 break;
6883 }
6884
6885 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_INPUT_VIEW:
6886 {
6887 VBSVGA3dCmdDXDefineVideoProcessorInputView *pCmd = (VBSVGA3dCmdDXDefineVideoProcessorInputView *)pvCmd;
6888 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6889 rcParse = vmsvga3dVBCmdDXDefineVideoProcessorInputView(pThisCC, idDXContext, pCmd, cbCmd);
6890 break;
6891 }
6892
6893 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_OUTPUT_VIEW:
6894 {
6895 VBSVGA3dCmdDXDefineVideoProcessorOutputView *pCmd = (VBSVGA3dCmdDXDefineVideoProcessorOutputView *)pvCmd;
6896 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6897 rcParse = vmsvga3dVBCmdDXDefineVideoProcessorOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6898 break;
6899 }
6900
6901 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_BLT:
6902 {
6903 VBSVGA3dCmdDXVideoProcessorBlt *pCmd = (VBSVGA3dCmdDXVideoProcessorBlt *)pvCmd;
6904 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6905 rcParse = vmsvga3dVBCmdDXVideoProcessorBlt(pThisCC, idDXContext, pCmd, cbCmd);
6906 break;
6907 }
6908
6909 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER:
6910 {
6911 VBSVGA3dCmdDXDestroyVideoDecoder *pCmd = (VBSVGA3dCmdDXDestroyVideoDecoder *)pvCmd;
6912 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6913 rcParse = vmsvga3dVBCmdDXDestroyVideoDecoder(pThisCC, idDXContext, pCmd, cbCmd);
6914 break;
6915 }
6916
6917 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER_OUTPUT_VIEW:
6918 {
6919 VBSVGA3dCmdDXDestroyVideoDecoderOutputView *pCmd = (VBSVGA3dCmdDXDestroyVideoDecoderOutputView *)pvCmd;
6920 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6921 rcParse = vmsvga3dVBCmdDXDestroyVideoDecoderOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6922 break;
6923 }
6924
6925 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR:
6926 {
6927 VBSVGA3dCmdDXDestroyVideoProcessor *pCmd = (VBSVGA3dCmdDXDestroyVideoProcessor *)pvCmd;
6928 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6929 rcParse = vmsvga3dVBCmdDXDestroyVideoProcessor(pThisCC, idDXContext, pCmd, cbCmd);
6930 break;
6931 }
6932
6933 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_INPUT_VIEW:
6934 {
6935 VBSVGA3dCmdDXDestroyVideoProcessorInputView *pCmd = (VBSVGA3dCmdDXDestroyVideoProcessorInputView *)pvCmd;
6936 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6937 rcParse = vmsvga3dVBCmdDXDestroyVideoProcessorInputView(pThisCC, idDXContext, pCmd, cbCmd);
6938 break;
6939 }
6940
6941 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_OUTPUT_VIEW:
6942 {
6943 VBSVGA3dCmdDXDestroyVideoProcessorOutputView *pCmd = (VBSVGA3dCmdDXDestroyVideoProcessorOutputView *)pvCmd;
6944 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6945 rcParse = vmsvga3dVBCmdDXDestroyVideoProcessorOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6946 break;
6947 }
6948
6949 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_TARGET_RECT:
6950 {
6951 VBSVGA3dCmdDXVideoProcessorSetOutputTargetRect *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputTargetRect *)pvCmd;
6952 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6953 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputTargetRect(pThisCC, idDXContext, pCmd, cbCmd);
6954 break;
6955 }
6956
6957 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_BACKGROUND_COLOR:
6958 {
6959 VBSVGA3dCmdDXVideoProcessorSetOutputBackgroundColor *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputBackgroundColor *)pvCmd;
6960 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6961 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputBackgroundColor(pThisCC, idDXContext, pCmd, cbCmd);
6962 break;
6963 }
6964
6965 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_COLOR_SPACE:
6966 {
6967 VBSVGA3dCmdDXVideoProcessorSetOutputColorSpace *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputColorSpace *)pvCmd;
6968 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6969 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputColorSpace(pThisCC, idDXContext, pCmd, cbCmd);
6970 break;
6971 }
6972
6973 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_ALPHA_FILL_MODE:
6974 {
6975 VBSVGA3dCmdDXVideoProcessorSetOutputAlphaFillMode *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputAlphaFillMode *)pvCmd;
6976 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6977 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputAlphaFillMode(pThisCC, idDXContext, pCmd, cbCmd);
6978 break;
6979 }
6980
6981 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_CONSTRICTION:
6982 {
6983 VBSVGA3dCmdDXVideoProcessorSetOutputConstriction *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputConstriction *)pvCmd;
6984 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6985 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputConstriction(pThisCC, idDXContext, pCmd, cbCmd);
6986 break;
6987 }
6988
6989 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_STEREO_MODE:
6990 {
6991 VBSVGA3dCmdDXVideoProcessorSetOutputStereoMode *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputStereoMode *)pvCmd;
6992 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6993 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputStereoMode(pThisCC, idDXContext, pCmd, cbCmd);
6994 break;
6995 }
6996
6997 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FRAME_FORMAT:
6998 {
6999 VBSVGA3dCmdDXVideoProcessorSetStreamFrameFormat *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamFrameFormat *)pvCmd;
7000 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7001 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamFrameFormat(pThisCC, idDXContext, pCmd, cbCmd);
7002 break;
7003 }
7004
7005 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_COLOR_SPACE:
7006 {
7007 VBSVGA3dCmdDXVideoProcessorSetStreamColorSpace *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamColorSpace *)pvCmd;
7008 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7009 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamColorSpace(pThisCC, idDXContext, pCmd, cbCmd);
7010 break;
7011 }
7012
7013 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_OUTPUT_RATE:
7014 {
7015 VBSVGA3dCmdDXVideoProcessorSetStreamOutputRate *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamOutputRate *)pvCmd;
7016 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7017 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamOutputRate(pThisCC, idDXContext, pCmd, cbCmd);
7018 break;
7019 }
7020
7021 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_SOURCE_RECT:
7022 {
7023 VBSVGA3dCmdDXVideoProcessorSetStreamSourceRect *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamSourceRect *)pvCmd;
7024 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7025 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamSourceRect(pThisCC, idDXContext, pCmd, cbCmd);
7026 break;
7027 }
7028
7029 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_DEST_RECT:
7030 {
7031 VBSVGA3dCmdDXVideoProcessorSetStreamDestRect *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamDestRect *)pvCmd;
7032 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7033 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamDestRect(pThisCC, idDXContext, pCmd, cbCmd);
7034 break;
7035 }
7036
7037 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ALPHA:
7038 {
7039 VBSVGA3dCmdDXVideoProcessorSetStreamAlpha *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamAlpha *)pvCmd;
7040 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7041 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamAlpha(pThisCC, idDXContext, pCmd, cbCmd);
7042 break;
7043 }
7044
7045 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PALETTE:
7046 {
7047 VBSVGA3dCmdDXVideoProcessorSetStreamPalette *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamPalette *)pvCmd;
7048 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7049 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamPalette(pThisCC, idDXContext, pCmd, cbCmd);
7050 break;
7051 }
7052
7053 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PIXEL_ASPECT_RATIO:
7054 {
7055 VBSVGA3dCmdDXVideoProcessorSetStreamPixelAspectRatio *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamPixelAspectRatio *)pvCmd;
7056 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7057 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamPixelAspectRatio(pThisCC, idDXContext, pCmd, cbCmd);
7058 break;
7059 }
7060
7061 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_LUMA_KEY:
7062 {
7063 VBSVGA3dCmdDXVideoProcessorSetStreamLumaKey *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamLumaKey *)pvCmd;
7064 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7065 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamLumaKey(pThisCC, idDXContext, pCmd, cbCmd);
7066 break;
7067 }
7068
7069 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_STEREO_FORMAT:
7070 {
7071 VBSVGA3dCmdDXVideoProcessorSetStreamStereoFormat *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamStereoFormat *)pvCmd;
7072 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7073 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamStereoFormat(pThisCC, idDXContext, pCmd, cbCmd);
7074 break;
7075 }
7076
7077 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_AUTO_PROCESSING_MODE:
7078 {
7079 VBSVGA3dCmdDXVideoProcessorSetStreamAutoProcessingMode *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamAutoProcessingMode *)pvCmd;
7080 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7081 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamAutoProcessingMode(pThisCC, idDXContext, pCmd, cbCmd);
7082 break;
7083 }
7084
7085 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FILTER:
7086 {
7087 VBSVGA3dCmdDXVideoProcessorSetStreamFilter *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamFilter *)pvCmd;
7088 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7089 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamFilter(pThisCC, idDXContext, pCmd, cbCmd);
7090 break;
7091 }
7092
7093 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ROTATION:
7094 {
7095 VBSVGA3dCmdDXVideoProcessorSetStreamRotation *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamRotation *)pvCmd;
7096 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7097 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamRotation(pThisCC, idDXContext, pCmd, cbCmd);
7098 break;
7099 }
7100
7101 case VBSVGA_3D_CMD_DX_GET_VIDEO_CAPABILITY:
7102 {
7103 VBSVGA3dCmdDXGetVideoCapability *pCmd = (VBSVGA3dCmdDXGetVideoCapability *)pvCmd;
7104 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7105 rcParse = vmsvga3dVBCmdDXGetVideoCapability(pThisCC, idDXContext, pCmd, cbCmd);
7106 break;
7107 }
7108
7109 case VBSVGA_3D_CMD_DX_CLEAR_RTV:
7110 {
7111 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7112 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7113 rcParse = vmsvga3dVBCmdDXClearRTV(pThisCC, idDXContext, pCmd, cbCmd);
7114 break;
7115 }
7116
7117 case VBSVGA_3D_CMD_DX_CLEAR_UAV:
7118 {
7119 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7120 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7121 rcParse = vmsvga3dVBCmdDXClearUAV(pThisCC, idDXContext, pCmd, cbCmd);
7122 break;
7123 }
7124
7125 case VBSVGA_3D_CMD_DX_CLEAR_VDOV:
7126 {
7127 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7128 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7129 rcParse = vmsvga3dVBCmdDXClearVDOV(pThisCC, idDXContext, pCmd, cbCmd);
7130 break;
7131 }
7132
7133 case VBSVGA_3D_CMD_DX_CLEAR_VPIV:
7134 {
7135 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7136 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7137 rcParse = vmsvga3dVBCmdDXClearVPIV(pThisCC, idDXContext, pCmd, cbCmd);
7138 break;
7139 }
7140
7141 case VBSVGA_3D_CMD_DX_CLEAR_VPOV:
7142 {
7143 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7144 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7145 rcParse = vmsvga3dVBCmdDXClearVPOV(pThisCC, idDXContext, pCmd, cbCmd);
7146 break;
7147 }
7148
7149 /* Unsupported commands. */
7150 case SVGA_3D_CMD_DEAD4: /* SVGA_3D_CMD_VIDEO_CREATE_DECODER */
7151 case SVGA_3D_CMD_DEAD5: /* SVGA_3D_CMD_VIDEO_DESTROY_DECODER */
7152 case SVGA_3D_CMD_DEAD6: /* SVGA_3D_CMD_VIDEO_CREATE_PROCESSOR */
7153 case SVGA_3D_CMD_DEAD7: /* SVGA_3D_CMD_VIDEO_DESTROY_PROCESSOR */
7154 case SVGA_3D_CMD_DEAD8: /* SVGA_3D_CMD_VIDEO_DECODE_START_FRAME */
7155 case SVGA_3D_CMD_DEAD9: /* SVGA_3D_CMD_VIDEO_DECODE_RENDER */
7156 case SVGA_3D_CMD_DEAD10: /* SVGA_3D_CMD_VIDEO_DECODE_END_FRAME */
7157 case SVGA_3D_CMD_DEAD11: /* SVGA_3D_CMD_VIDEO_PROCESS_FRAME */
7158 /* Prevent the compiler warning. */
7159 case SVGA_3D_CMD_LEGACY_BASE:
7160 case SVGA_3D_CMD_MAX:
7161 case SVGA_3D_CMD_FUTURE_MAX:
7162 case VBSVGA_3D_CMD_MAX:
7163#ifndef DEBUG_sunlover
7164 default: /* Compiler warning. */
7165#else
7166 /* No 'default' case */
7167#endif
7168 STAM_REL_COUNTER_INC(&pSvgaR3State->StatFifoUnkCmds);
7169 ASSERT_GUEST_MSG_FAILED(("enmCmdId=%d\n", enmCmdId));
7170 LogRelMax(16, ("VMSVGA: unsupported 3D command %d\n", enmCmdId));
7171 rcParse = VERR_NOT_IMPLEMENTED;
7172 break;
7173 }
7174
7175 if (RT_FAILURE(rcParse))
7176 LogRelMax(16, ("VMSVGA: command %d: %Rrc\n", enmCmdId, rcParse));
7177 return VINF_SUCCESS;
7178}
7179# undef VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK
7180#endif /* VBOX_WITH_VMSVGA3D */
7181
7182
7183/*
7184 *
7185 * Handlers for FIFO commands.
7186 *
7187 * Every handler takes the following parameters:
7188 *
7189 * pThis The shared VGA/VMSVGA state.
7190 * pThisCC The VGA/VMSVGA state for ring-3.
7191 * pCmd The command data.
7192 */
7193
7194
7195/* SVGA_CMD_UPDATE */
7196void vmsvgaR3CmdUpdate(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdUpdate const *pCmd)
7197{
7198 RT_NOREF(pThis);
7199 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7200
7201 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdUpdate);
7202 Log(("SVGA_CMD_UPDATE %d,%d %dx%d\n", pCmd->x, pCmd->y, pCmd->width, pCmd->height));
7203
7204 /** @todo Multiple screens? */
7205 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7206 if (!pScreen) /* Can happen if screen is not defined (aScreens[idScreen].fDefined == false) yet. */
7207 return;
7208
7209 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->x, pCmd->y, pCmd->width, pCmd->height);
7210}
7211
7212
7213/* SVGA_CMD_UPDATE_VERBOSE */
7214void vmsvgaR3CmdUpdateVerbose(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdUpdateVerbose const *pCmd)
7215{
7216 RT_NOREF(pThis);
7217 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7218
7219 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdUpdateVerbose);
7220 Log(("SVGA_CMD_UPDATE_VERBOSE %d,%d %dx%d reason %#x\n", pCmd->x, pCmd->y, pCmd->width, pCmd->height, pCmd->reason));
7221
7222 /** @todo Multiple screens? */
7223 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7224 if (!pScreen) /* Can happen if screen is not defined (aScreens[idScreen].fDefined == false) yet. */
7225 return;
7226
7227 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->x, pCmd->y, pCmd->width, pCmd->height);
7228}
7229
7230
7231/* SVGA_CMD_RECT_FILL */
7232void vmsvgaR3CmdRectFill(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRectFill const *pCmd)
7233{
7234 RT_NOREF(pThis, pCmd);
7235 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7236
7237 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRectFill);
7238 Log(("SVGA_CMD_RECT_FILL %08X @ %d,%d (%dx%d)\n", pCmd->pixel, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height));
7239 LogRelMax(4, ("VMSVGA: Unsupported SVGA_CMD_RECT_FILL command ignored.\n"));
7240}
7241
7242
7243/* SVGA_CMD_RECT_COPY */
7244void vmsvgaR3CmdRectCopy(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRectCopy const *pCmd)
7245{
7246 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7247
7248 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRectCopy);
7249 Log(("SVGA_CMD_RECT_COPY %d,%d -> %d,%d %dx%d\n", pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height));
7250
7251 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7252 AssertPtrReturnVoid(pScreen);
7253
7254 /* Check that arguments aren't complete junk. A precise check is done in vmsvgaR3RectCopy(). */
7255 ASSERT_GUEST_RETURN_VOID(pCmd->srcX < pThis->svga.u32MaxWidth);
7256 ASSERT_GUEST_RETURN_VOID(pCmd->destX < pThis->svga.u32MaxWidth);
7257 ASSERT_GUEST_RETURN_VOID(pCmd->width < pThis->svga.u32MaxWidth);
7258 ASSERT_GUEST_RETURN_VOID(pCmd->srcY < pThis->svga.u32MaxHeight);
7259 ASSERT_GUEST_RETURN_VOID(pCmd->destY < pThis->svga.u32MaxHeight);
7260 ASSERT_GUEST_RETURN_VOID(pCmd->height < pThis->svga.u32MaxHeight);
7261
7262 vmsvgaR3RectCopy(pThisCC, pScreen, pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY,
7263 pCmd->width, pCmd->height, pThis->vram_size);
7264 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height);
7265}
7266
7267
7268/* SVGA_CMD_RECT_ROP_COPY */
7269void vmsvgaR3CmdRectRopCopy(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRectRopCopy const *pCmd)
7270{
7271 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7272
7273 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRectRopCopy);
7274 Log(("SVGA_CMD_RECT_ROP_COPY %d,%d -> %d,%d %dx%d ROP %#X\n", pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height, pCmd->rop));
7275
7276 if (pCmd->rop != SVGA_ROP_COPY)
7277 {
7278 /* We only support the plain copy ROP which makes SVGA_CMD_RECT_ROP_COPY exactly the same
7279 * as SVGA_CMD_RECT_COPY. XFree86 4.1.0 and 4.2.0 drivers (driver version 10.4.0 and 10.7.0,
7280 * respectively) issue SVGA_CMD_RECT_ROP_COPY when SVGA_CAP_RECT_COPY is present even when
7281 * SVGA_CAP_RASTER_OP is not. However, the ROP will always be SVGA_ROP_COPY.
7282 */
7283 LogRelMax(4, ("VMSVGA: SVGA_CMD_RECT_ROP_COPY %d,%d -> %d,%d (%dx%d) ROP %X unsupported\n",
7284 pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height, pCmd->rop));
7285 return;
7286 }
7287
7288 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7289 AssertPtrReturnVoid(pScreen);
7290
7291 /* Check that arguments aren't complete junk. A precise check is done in vmsvgaR3RectCopy(). */
7292 ASSERT_GUEST_RETURN_VOID(pCmd->srcX < pThis->svga.u32MaxWidth);
7293 ASSERT_GUEST_RETURN_VOID(pCmd->destX < pThis->svga.u32MaxWidth);
7294 ASSERT_GUEST_RETURN_VOID(pCmd->width < pThis->svga.u32MaxWidth);
7295 ASSERT_GUEST_RETURN_VOID(pCmd->srcY < pThis->svga.u32MaxHeight);
7296 ASSERT_GUEST_RETURN_VOID(pCmd->destY < pThis->svga.u32MaxHeight);
7297 ASSERT_GUEST_RETURN_VOID(pCmd->height < pThis->svga.u32MaxHeight);
7298
7299 vmsvgaR3RectCopy(pThisCC, pScreen, pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY,
7300 pCmd->width, pCmd->height, pThis->vram_size);
7301 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height);
7302}
7303
7304
7305/* SVGA_CMD_DISPLAY_CURSOR */
7306void vmsvgaR3CmdDisplayCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDisplayCursor const *pCmd)
7307{
7308 RT_NOREF(pThis, pCmd);
7309 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7310
7311 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDisplayCursor);
7312 Log(("SVGA_CMD_DISPLAY_CURSOR id=%d state=%d\n", pCmd->id, pCmd->state));
7313 LogRelMax(4, ("VMSVGA: Unsupported SVGA_CMD_DISPLAY_CURSOR command ignored.\n"));
7314}
7315
7316
7317/* SVGA_CMD_MOVE_CURSOR */
7318void vmsvgaR3CmdMoveCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdMoveCursor const *pCmd)
7319{
7320 RT_NOREF(pThis, pCmd);
7321 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7322
7323 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdMoveCursor);
7324 Log(("SVGA_CMD_MOVE_CURSOR to %d,%d\n", pCmd->pos.x, pCmd->pos.y));
7325 LogRelMax(4, ("VMSVGA: Unsupported SVGA_CMD_MOVE_CURSOR command ignored.\n"));
7326}
7327
7328
7329/* SVGA_CMD_DEFINE_CURSOR */
7330void vmsvgaR3CmdDefineCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineCursor const *pCmd)
7331{
7332 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7333
7334 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineCursor);
7335 Log(("SVGA_CMD_DEFINE_CURSOR id=%d size (%dx%d) hotspot (%d,%d) andMaskDepth=%d xorMaskDepth=%d\n",
7336 pCmd->id, pCmd->width, pCmd->height, pCmd->hotspotX, pCmd->hotspotY, pCmd->andMaskDepth, pCmd->xorMaskDepth));
7337
7338 ASSERT_GUEST_RETURN_VOID(pCmd->height < 2048 && pCmd->width < 2048);
7339 ASSERT_GUEST_RETURN_VOID(pCmd->andMaskDepth <= 32);
7340 ASSERT_GUEST_RETURN_VOID(pCmd->xorMaskDepth <= 32);
7341 RT_UNTRUSTED_VALIDATED_FENCE();
7342
7343 uint32_t const cbSrcAndLine = RT_ALIGN_32(pCmd->width * (pCmd->andMaskDepth + (pCmd->andMaskDepth == 15)), 32) / 8;
7344 uint32_t const cbSrcAndMask = cbSrcAndLine * pCmd->height;
7345 uint32_t const cbSrcXorLine = RT_ALIGN_32(pCmd->width * (pCmd->xorMaskDepth + (pCmd->xorMaskDepth == 15)), 32) / 8;
7346
7347 uint8_t const *pbSrcAndMask = (uint8_t const *)(pCmd + 1);
7348 uint8_t const *pbSrcXorMask = (uint8_t const *)(pCmd + 1) + cbSrcAndMask;
7349
7350 uint32_t const cx = pCmd->width;
7351 uint32_t const cy = pCmd->height;
7352
7353 /*
7354 * Convert the input to 1-bit AND mask and a 32-bit BRGA XOR mask.
7355 * The AND data uses 8-bit aligned scanlines.
7356 * The XOR data must be starting on a 32-bit boundrary.
7357 */
7358 uint32_t cbDstAndLine = RT_ALIGN_32(cx, 8) / 8;
7359 uint32_t cbDstAndMask = cbDstAndLine * cy;
7360 uint32_t cbDstXorMask = cx * sizeof(uint32_t) * cy;
7361 uint32_t cbCopy = RT_ALIGN_32(cbDstAndMask, 4) + cbDstXorMask;
7362
7363 uint8_t *pbCopy = (uint8_t *)RTMemAlloc(cbCopy);
7364 AssertReturnVoid(pbCopy);
7365
7366 /* Convert the AND mask. */
7367 uint8_t *pbDst = pbCopy;
7368 uint8_t const *pbSrc = pbSrcAndMask;
7369 switch (pCmd->andMaskDepth)
7370 {
7371 case 1:
7372 if (cbSrcAndLine == cbDstAndLine)
7373 memcpy(pbDst, pbSrc, cbSrcAndLine * cy);
7374 else
7375 {
7376 Assert(cbSrcAndLine > cbDstAndLine); /* lines are dword alined in source, but only byte in destination. */
7377 for (uint32_t y = 0; y < cy; y++)
7378 {
7379 memcpy(pbDst, pbSrc, cbDstAndLine);
7380 pbDst += cbDstAndLine;
7381 pbSrc += cbSrcAndLine;
7382 }
7383 }
7384 break;
7385 /* Should take the XOR mask into account for the multi-bit AND mask. */
7386 case 8:
7387 for (uint32_t y = 0; y < cy; y++)
7388 {
7389 for (uint32_t x = 0; x < cx; )
7390 {
7391 uint8_t bDst = 0;
7392 uint8_t fBit = 0x80;
7393 do
7394 {
7395 uintptr_t const idxPal = pbSrc[x] * 3;
7396 if ((( pThis->last_palette[idxPal]
7397 | (pThis->last_palette[idxPal] >> 8)
7398 | (pThis->last_palette[idxPal] >> 16)) & 0xff) > 0xfc)
7399 bDst |= fBit;
7400 fBit >>= 1;
7401 x++;
7402 } while (x < cx && (x & 7));
7403 pbDst[(x - 1) / 8] = bDst;
7404 }
7405 pbDst += cbDstAndLine;
7406 pbSrc += cbSrcAndLine;
7407 }
7408 break;
7409 case 15:
7410 for (uint32_t y = 0; y < cy; y++)
7411 {
7412 for (uint32_t x = 0; x < cx; )
7413 {
7414 uint8_t bDst = 0;
7415 uint8_t fBit = 0x80;
7416 do
7417 {
7418 if ((pbSrc[x * 2] | (pbSrc[x * 2 + 1] & 0x7f)) >= 0xfc)
7419 bDst |= fBit;
7420 fBit >>= 1;
7421 x++;
7422 } while (x < cx && (x & 7));
7423 pbDst[(x - 1) / 8] = bDst;
7424 }
7425 pbDst += cbDstAndLine;
7426 pbSrc += cbSrcAndLine;
7427 }
7428 break;
7429 case 16:
7430 for (uint32_t y = 0; y < cy; y++)
7431 {
7432 for (uint32_t x = 0; x < cx; )
7433 {
7434 uint8_t bDst = 0;
7435 uint8_t fBit = 0x80;
7436 do
7437 {
7438 if ((pbSrc[x * 2] | pbSrc[x * 2 + 1]) >= 0xfc)
7439 bDst |= fBit;
7440 fBit >>= 1;
7441 x++;
7442 } while (x < cx && (x & 7));
7443 pbDst[(x - 1) / 8] = bDst;
7444 }
7445 pbDst += cbDstAndLine;
7446 pbSrc += cbSrcAndLine;
7447 }
7448 break;
7449 case 24:
7450 for (uint32_t y = 0; y < cy; y++)
7451 {
7452 for (uint32_t x = 0; x < cx; )
7453 {
7454 uint8_t bDst = 0;
7455 uint8_t fBit = 0x80;
7456 do
7457 {
7458 if ((pbSrc[x * 3] | pbSrc[x * 3 + 1] | pbSrc[x * 3 + 2]) >= 0xfc)
7459 bDst |= fBit;
7460 fBit >>= 1;
7461 x++;
7462 } while (x < cx && (x & 7));
7463 pbDst[(x - 1) / 8] = bDst;
7464 }
7465 pbDst += cbDstAndLine;
7466 pbSrc += cbSrcAndLine;
7467 }
7468 break;
7469 case 32:
7470 for (uint32_t y = 0; y < cy; y++)
7471 {
7472 for (uint32_t x = 0; x < cx; )
7473 {
7474 uint8_t bDst = 0;
7475 uint8_t fBit = 0x80;
7476 do
7477 {
7478 if ((pbSrc[x * 4] | pbSrc[x * 4 + 1] | pbSrc[x * 4 + 2] | pbSrc[x * 4 + 3]) >= 0xfc)
7479 bDst |= fBit;
7480 fBit >>= 1;
7481 x++;
7482 } while (x < cx && (x & 7));
7483 pbDst[(x - 1) / 8] = bDst;
7484 }
7485 pbDst += cbDstAndLine;
7486 pbSrc += cbSrcAndLine;
7487 }
7488 break;
7489 default:
7490 RTMemFreeZ(pbCopy, cbCopy);
7491 AssertFailedReturnVoid();
7492 }
7493
7494 /* Convert the XOR mask. */
7495 uint32_t *pu32Dst = (uint32_t *)(pbCopy + RT_ALIGN_32(cbDstAndMask, 4));
7496 pbSrc = pbSrcXorMask;
7497 switch (pCmd->xorMaskDepth)
7498 {
7499 case 1:
7500 for (uint32_t y = 0; y < cy; y++)
7501 {
7502 for (uint32_t x = 0; x < cx; )
7503 {
7504 /* most significant bit is the left most one. */
7505 uint8_t bSrc = pbSrc[x / 8];
7506 do
7507 {
7508 *pu32Dst++ = bSrc & 0x80 ? UINT32_C(0x00ffffff) : 0;
7509 bSrc <<= 1;
7510 x++;
7511 } while ((x & 7) && x < cx);
7512 }
7513 pbSrc += cbSrcXorLine;
7514 }
7515 break;
7516 case 8:
7517 for (uint32_t y = 0; y < cy; y++)
7518 {
7519 for (uint32_t x = 0; x < cx; x++)
7520 {
7521 uint32_t u = pThis->last_palette[pbSrc[x]];
7522 *pu32Dst++ = u;//RT_MAKE_U32_FROM_U8(RT_BYTE1(u), RT_BYTE2(u), RT_BYTE3(u), 0);
7523 }
7524 pbSrc += cbSrcXorLine;
7525 }
7526 break;
7527 case 15: /* Src: RGB-5-5-5 */
7528 for (uint32_t y = 0; y < cy; y++)
7529 {
7530 for (uint32_t x = 0; x < cx; x++)
7531 {
7532 uint32_t const uValue = RT_MAKE_U16(pbSrc[x * 2], pbSrc[x * 2 + 1]);
7533 *pu32Dst++ = RT_MAKE_U32_FROM_U8(( uValue & 0x1f) << 3,
7534 ((uValue >> 5) & 0x1f) << 3,
7535 ((uValue >> 10) & 0x1f) << 3, 0);
7536 }
7537 pbSrc += cbSrcXorLine;
7538 }
7539 break;
7540 case 16: /* Src: RGB-5-6-5 */
7541 for (uint32_t y = 0; y < cy; y++)
7542 {
7543 for (uint32_t x = 0; x < cx; x++)
7544 {
7545 uint32_t const uValue = RT_MAKE_U16(pbSrc[x * 2], pbSrc[x * 2 + 1]);
7546 *pu32Dst++ = RT_MAKE_U32_FROM_U8(( uValue & 0x1f) << 3,
7547 ((uValue >> 5) & 0x3f) << 2,
7548 ((uValue >> 11) & 0x1f) << 3, 0);
7549 }
7550 pbSrc += cbSrcXorLine;
7551 }
7552 break;
7553 case 24:
7554 for (uint32_t y = 0; y < cy; y++)
7555 {
7556 for (uint32_t x = 0; x < cx; x++)
7557 *pu32Dst++ = RT_MAKE_U32_FROM_U8(pbSrc[x*3], pbSrc[x*3 + 1], pbSrc[x*3 + 2], 0);
7558 pbSrc += cbSrcXorLine;
7559 }
7560 break;
7561 case 32:
7562 for (uint32_t y = 0; y < cy; y++)
7563 {
7564 for (uint32_t x = 0; x < cx; x++)
7565 *pu32Dst++ = RT_MAKE_U32_FROM_U8(pbSrc[x*4], pbSrc[x*4 + 1], pbSrc[x*4 + 2], 0);
7566 pbSrc += cbSrcXorLine;
7567 }
7568 break;
7569 default:
7570 RTMemFreeZ(pbCopy, cbCopy);
7571 AssertFailedReturnVoid();
7572 }
7573
7574 /*
7575 * Pass it to the frontend/whatever.
7576 */
7577 vmsvgaR3InstallNewCursor(pThisCC, pSvgaR3State, false /*fAlpha*/, pCmd->hotspotX, pCmd->hotspotY,
7578 cx, cy, pbCopy, cbCopy);
7579}
7580
7581
7582/* SVGA_CMD_DEFINE_ALPHA_CURSOR */
7583void vmsvgaR3CmdDefineAlphaCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineAlphaCursor const *pCmd)
7584{
7585 RT_NOREF(pThis);
7586 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7587
7588 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineAlphaCursor);
7589 Log(("VMSVGA cmd: SVGA_CMD_DEFINE_ALPHA_CURSOR id=%d size (%dx%d) hotspot (%d,%d)\n", pCmd->id, pCmd->width, pCmd->height, pCmd->hotspotX, pCmd->hotspotY));
7590
7591 /* Check against a reasonable upper limit to prevent integer overflows in the sanity checks below. */
7592 ASSERT_GUEST_RETURN_VOID(pCmd->height < 2048 && pCmd->width < 2048);
7593 RT_UNTRUSTED_VALIDATED_FENCE();
7594
7595 /* The mouse pointer interface always expects an AND mask followed by the color data (XOR mask). */
7596 uint32_t cbAndMask = (pCmd->width + 7) / 8 * pCmd->height; /* size of the AND mask */
7597 cbAndMask = ((cbAndMask + 3) & ~3); /* + gap for alignment */
7598 uint32_t cbXorMask = pCmd->width * sizeof(uint32_t) * pCmd->height; /* + size of the XOR mask (32-bit BRGA format) */
7599 uint32_t cbCursorShape = cbAndMask + cbXorMask;
7600
7601 uint8_t *pCursorCopy = (uint8_t *)RTMemAlloc(cbCursorShape);
7602 AssertPtrReturnVoid(pCursorCopy);
7603
7604 /* Transparency is defined by the alpha bytes, so make the whole bitmap visible. */
7605 memset(pCursorCopy, 0xff, cbAndMask);
7606 /* Colour data */
7607 memcpy(pCursorCopy + cbAndMask, pCmd + 1, cbXorMask);
7608
7609 vmsvgaR3InstallNewCursor(pThisCC, pSvgaR3State, true /*fAlpha*/, pCmd->hotspotX, pCmd->hotspotY,
7610 pCmd->width, pCmd->height, pCursorCopy, cbCursorShape);
7611}
7612
7613
7614/* SVGA_CMD_ESCAPE */
7615void vmsvgaR3CmdEscape(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdEscape const *pCmd)
7616{
7617 RT_NOREF(pThis);
7618 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7619
7620 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdEscape);
7621
7622 if (pCmd->nsid == SVGA_ESCAPE_NSID_VMWARE)
7623 {
7624 ASSERT_GUEST_RETURN_VOID(pCmd->size >= sizeof(uint32_t));
7625 RT_UNTRUSTED_VALIDATED_FENCE();
7626
7627 uint32_t const cmd = *(uint32_t *)(pCmd + 1);
7628 Log(("SVGA_CMD_ESCAPE (%#x %#x) VMWARE cmd=%#x\n", pCmd->nsid, pCmd->size, cmd));
7629
7630 switch (cmd)
7631 {
7632 case SVGA_ESCAPE_VMWARE_VIDEO_SET_REGS:
7633 {
7634 SVGAEscapeVideoSetRegs *pVideoCmd = (SVGAEscapeVideoSetRegs *)(pCmd + 1);
7635 ASSERT_GUEST_RETURN_VOID(pCmd->size >= sizeof(pVideoCmd->header));
7636 RT_UNTRUSTED_VALIDATED_FENCE();
7637
7638 uint32_t const cRegs = (pCmd->size - sizeof(pVideoCmd->header)) / sizeof(pVideoCmd->items[0]);
7639
7640 Log(("SVGA_ESCAPE_VMWARE_VIDEO_SET_REGS: stream %#x\n", pVideoCmd->header.streamId));
7641 for (uint32_t iReg = 0; iReg < cRegs; iReg++)
7642 Log(("SVGA_ESCAPE_VMWARE_VIDEO_SET_REGS: reg %#x val %#x\n", pVideoCmd->items[iReg].registerId, pVideoCmd->items[iReg].value));
7643 RT_NOREF_PV(pVideoCmd);
7644 break;
7645 }
7646
7647 case SVGA_ESCAPE_VMWARE_VIDEO_FLUSH:
7648 {
7649 SVGAEscapeVideoFlush *pVideoCmd = (SVGAEscapeVideoFlush *)(pCmd + 1);
7650 ASSERT_GUEST_RETURN_VOID(pCmd->size >= sizeof(*pVideoCmd));
7651 Log(("SVGA_ESCAPE_VMWARE_VIDEO_FLUSH: stream %#x\n", pVideoCmd->streamId));
7652 RT_NOREF_PV(pVideoCmd);
7653 break;
7654 }
7655
7656 default:
7657 Log(("SVGA_CMD_ESCAPE: Unknown vmware escape: %#x\n", cmd));
7658 break;
7659 }
7660 }
7661 else
7662 Log(("SVGA_CMD_ESCAPE %#x %#x\n", pCmd->nsid, pCmd->size));
7663}
7664
7665
7666/* SVGA_CMD_DEFINE_SCREEN */
7667void vmsvgaR3CmdDefineScreen(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineScreen const *pCmd)
7668{
7669 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7670
7671 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineScreen);
7672 Log(("SVGA_CMD_DEFINE_SCREEN id=%x flags=%x size=(%d,%d) root=(%d,%d) %d:0x%x 0x%x\n",
7673 pCmd->screen.id, pCmd->screen.flags, pCmd->screen.size.width, pCmd->screen.size.height, pCmd->screen.root.x, pCmd->screen.root.y,
7674 pCmd->screen.backingStore.ptr.gmrId, pCmd->screen.backingStore.ptr.offset, pCmd->screen.backingStore.pitch));
7675
7676 uint32_t const idScreen = pCmd->screen.id;
7677 ASSERT_GUEST_RETURN_VOID(idScreen < RT_ELEMENTS(pSvgaR3State->aScreens));
7678
7679 uint32_t const uWidth = pCmd->screen.size.width;
7680 ASSERT_GUEST_RETURN_VOID(uWidth <= pThis->svga.u32MaxWidth);
7681
7682 uint32_t const uHeight = pCmd->screen.size.height;
7683 ASSERT_GUEST_RETURN_VOID(uHeight <= pThis->svga.u32MaxHeight);
7684
7685 uint32_t const cbWidth = uWidth * ((32 + 7) / 8); /** @todo 32? */
7686 uint32_t const cbPitch = pCmd->screen.backingStore.pitch ? pCmd->screen.backingStore.pitch : cbWidth;
7687 ASSERT_GUEST_RETURN_VOID(cbWidth <= cbPitch);
7688
7689 uint32_t const uScreenOffset = pCmd->screen.backingStore.ptr.offset;
7690 ASSERT_GUEST_RETURN_VOID(uScreenOffset < pThis->vram_size);
7691
7692 uint32_t const cbVram = pThis->vram_size - uScreenOffset;
7693 /* If we have a not zero pitch, then height can't exceed the available VRAM. */
7694 ASSERT_GUEST_RETURN_VOID( (uHeight == 0 && cbPitch == 0)
7695 || (cbPitch > 0 && uHeight <= cbVram / cbPitch));
7696 RT_UNTRUSTED_VALIDATED_FENCE();
7697
7698 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[idScreen];
7699 Assert(pScreen->idScreen == idScreen);
7700 pScreen->fDefined = true;
7701 pScreen->fModified = true;
7702 pScreen->fuScreen = pCmd->screen.flags;
7703 if (!RT_BOOL(pCmd->screen.flags & (SVGA_SCREEN_DEACTIVATE | SVGA_SCREEN_BLANKING)))
7704 {
7705 /* Not blanked. */
7706 ASSERT_GUEST_RETURN_VOID(uWidth > 0 && uHeight > 0);
7707 RT_UNTRUSTED_VALIDATED_FENCE();
7708
7709 pScreen->xOrigin = pCmd->screen.root.x;
7710 pScreen->yOrigin = pCmd->screen.root.y;
7711 pScreen->cWidth = uWidth;
7712 pScreen->cHeight = uHeight;
7713 pScreen->offVRAM = uScreenOffset;
7714 pScreen->cbPitch = cbPitch;
7715 pScreen->cBpp = 32;
7716 }
7717 else
7718 {
7719 /* Screen blanked. Keep old values. */
7720 }
7721
7722 pThis->svga.fGFBRegisters = false;
7723 vmsvgaR3ChangeMode(pThis, pThisCC);
7724
7725#ifdef VBOX_WITH_VMSVGA3D
7726 if (RT_LIKELY(pThis->svga.f3DEnabled))
7727 vmsvga3dDefineScreen(pThis, pThisCC, pScreen);
7728#endif
7729}
7730
7731
7732/* SVGA_CMD_DESTROY_SCREEN */
7733void vmsvgaR3CmdDestroyScreen(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDestroyScreen const *pCmd)
7734{
7735 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7736
7737 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDestroyScreen);
7738 Log(("SVGA_CMD_DESTROY_SCREEN id=%x\n", pCmd->screenId));
7739
7740 uint32_t const idScreen = pCmd->screenId;
7741 ASSERT_GUEST_RETURN_VOID(idScreen < RT_ELEMENTS(pSvgaR3State->aScreens));
7742 RT_UNTRUSTED_VALIDATED_FENCE();
7743
7744 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[idScreen];
7745 Assert(pScreen->idScreen == idScreen);
7746 vmsvgaR3DestroyScreen(pThis, pThisCC, pScreen);
7747}
7748
7749
7750/* SVGA_CMD_DEFINE_GMRFB */
7751void vmsvgaR3CmdDefineGMRFB(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineGMRFB const *pCmd)
7752{
7753 RT_NOREF(pThis);
7754 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7755
7756 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmrFb);
7757 Log(("SVGA_CMD_DEFINE_GMRFB gmr=%x offset=%x bytesPerLine=%x bpp=%d color depth=%d\n",
7758 pCmd->ptr.gmrId, pCmd->ptr.offset, pCmd->bytesPerLine, pCmd->format.bitsPerPixel, pCmd->format.colorDepth));
7759
7760 pSvgaR3State->GMRFB.ptr = pCmd->ptr;
7761 pSvgaR3State->GMRFB.bytesPerLine = pCmd->bytesPerLine;
7762 pSvgaR3State->GMRFB.format = pCmd->format;
7763}
7764
7765
7766/* SVGA_CMD_BLIT_GMRFB_TO_SCREEN */
7767void vmsvgaR3CmdBlitGMRFBToScreen(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdBlitGMRFBToScreen const *pCmd)
7768{
7769 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7770
7771 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdBlitGmrFbToScreen);
7772 Log(("SVGA_CMD_BLIT_GMRFB_TO_SCREEN src=(%d,%d) dest id=%d (%d,%d)(%d,%d)\n",
7773 pCmd->srcOrigin.x, pCmd->srcOrigin.y, pCmd->destScreenId, pCmd->destRect.left, pCmd->destRect.top, pCmd->destRect.right, pCmd->destRect.bottom));
7774
7775 ASSERT_GUEST_RETURN_VOID(pCmd->destScreenId < RT_ELEMENTS(pSvgaR3State->aScreens));
7776 RT_UNTRUSTED_VALIDATED_FENCE();
7777
7778 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, pCmd->destScreenId);
7779 AssertPtrReturnVoid(pScreen);
7780
7781 /** @todo Support GMRFB.format.s.bitsPerPixel != pThis->svga.uBpp ? */
7782 AssertReturnVoid(pSvgaR3State->GMRFB.format.bitsPerPixel == pScreen->cBpp);
7783
7784 /* Clip destRect to the screen dimensions. */
7785 SVGASignedRect screenRect;
7786 screenRect.left = 0;
7787 screenRect.top = 0;
7788 screenRect.right = pScreen->cWidth;
7789 screenRect.bottom = pScreen->cHeight;
7790 SVGASignedRect clipRect = pCmd->destRect;
7791 vmsvgaR3ClipRect(&screenRect, &clipRect);
7792 RT_UNTRUSTED_VALIDATED_FENCE();
7793
7794 uint32_t const width = clipRect.right - clipRect.left;
7795 uint32_t const height = clipRect.bottom - clipRect.top;
7796
7797 if ( width == 0
7798 || height == 0)
7799 return; /* Nothing to do. */
7800
7801 int32_t const srcx = pCmd->srcOrigin.x + (clipRect.left - pCmd->destRect.left);
7802 int32_t const srcy = pCmd->srcOrigin.y + (clipRect.top - pCmd->destRect.top);
7803
7804 /* Copy the defined by GMRFB image to the screen 0 VRAM area.
7805 * Prepare parameters for vmsvgaR3GmrTransfer.
7806 */
7807 AssertReturnVoid(pScreen->offVRAM < pThis->vram_size); /* Paranoia. Ensured by SVGA_CMD_DEFINE_SCREEN. */
7808
7809 /* Destination: host buffer which describes the screen 0 VRAM.
7810 * Important are pbHstBuf and cbHstBuf. offHst and cbHstPitch are verified by vmsvgaR3GmrTransfer.
7811 */
7812 uint8_t * const pbHstBuf = (uint8_t *)pThisCC->pbVRam + pScreen->offVRAM;
7813 uint32_t const cbScanline = pScreen->cbPitch ? pScreen->cbPitch :
7814 width * (RT_ALIGN(pScreen->cBpp, 8) / 8);
7815 uint32_t cbHstBuf = cbScanline * pScreen->cHeight;
7816 if (cbHstBuf > pThis->vram_size - pScreen->offVRAM)
7817 cbHstBuf = pThis->vram_size - pScreen->offVRAM; /* Paranoia. */
7818 uint32_t const offHst = (clipRect.left * RT_ALIGN(pScreen->cBpp, 8)) / 8
7819 + cbScanline * clipRect.top;
7820 int32_t const cbHstPitch = cbScanline;
7821
7822 /* Source: GMRFB. vmsvgaR3GmrTransfer ensures that no memory outside the GMR is read. */
7823 SVGAGuestPtr const gstPtr = pSvgaR3State->GMRFB.ptr;
7824 uint32_t const offGst = (srcx * RT_ALIGN(pSvgaR3State->GMRFB.format.bitsPerPixel, 8)) / 8
7825 + pSvgaR3State->GMRFB.bytesPerLine * srcy;
7826 int32_t const cbGstPitch = pSvgaR3State->GMRFB.bytesPerLine;
7827
7828 int rc = vmsvgaR3GmrTransfer(pThis, pThisCC, SVGA3D_WRITE_HOST_VRAM,
7829 pbHstBuf, cbHstBuf, offHst, cbHstPitch,
7830 gstPtr, offGst, cbGstPitch,
7831 (width * RT_ALIGN(pScreen->cBpp, 8)) / 8, height);
7832 AssertRC(rc);
7833 vmsvgaR3UpdateScreen(pThisCC, pScreen, clipRect.left, clipRect.top, width, height);
7834}
7835
7836
7837/* SVGA_CMD_BLIT_SCREEN_TO_GMRFB */
7838void vmsvgaR3CmdBlitScreenToGMRFB(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdBlitScreenToGMRFB const *pCmd)
7839{
7840 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7841
7842 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdBlitScreentoGmrFb);
7843 /* Note! This can fetch 3d render results as well!! */
7844 Log(("SVGA_CMD_BLIT_SCREEN_TO_GMRFB dest=(%d,%d) src id=%d (%d,%d)(%d,%d)\n",
7845 pCmd->destOrigin.x, pCmd->destOrigin.y, pCmd->srcScreenId, pCmd->srcRect.left, pCmd->srcRect.top, pCmd->srcRect.right, pCmd->srcRect.bottom));
7846
7847 ASSERT_GUEST_RETURN_VOID(pCmd->srcScreenId < RT_ELEMENTS(pSvgaR3State->aScreens));
7848 RT_UNTRUSTED_VALIDATED_FENCE();
7849
7850 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, pCmd->srcScreenId);
7851 AssertPtrReturnVoid(pScreen);
7852
7853 /** @todo Support GMRFB.format.bitsPerPixel != pThis->svga.uBpp ? */
7854 AssertReturnVoid(pSvgaR3State->GMRFB.format.bitsPerPixel == pScreen->cBpp);
7855
7856 /* Clip destRect to the screen dimensions. */
7857 SVGASignedRect screenRect;
7858 screenRect.left = 0;
7859 screenRect.top = 0;
7860 screenRect.right = pScreen->cWidth;
7861 screenRect.bottom = pScreen->cHeight;
7862 SVGASignedRect clipRect = pCmd->srcRect;
7863 vmsvgaR3ClipRect(&screenRect, &clipRect);
7864 RT_UNTRUSTED_VALIDATED_FENCE();
7865
7866 uint32_t const width = clipRect.right - clipRect.left;
7867 uint32_t const height = clipRect.bottom - clipRect.top;
7868
7869 if ( width == 0
7870 || height == 0)
7871 return; /* Nothing to do. */
7872
7873 int32_t const dstx = pCmd->destOrigin.x + (clipRect.left - pCmd->srcRect.left);
7874 int32_t const dsty = pCmd->destOrigin.y + (clipRect.top - pCmd->srcRect.top);
7875
7876 /* Copy the defined by GMRFB image to the screen 0 VRAM area.
7877 * Prepare parameters for vmsvgaR3GmrTransfer.
7878 */
7879 AssertReturnVoid(pScreen->offVRAM < pThis->vram_size); /* Paranoia. Ensured by SVGA_CMD_DEFINE_SCREEN. */
7880
7881 /* Source: host buffer which describes the screen 0 VRAM.
7882 * Important are pbHstBuf and cbHstBuf. offHst and cbHstPitch are verified by vmsvgaR3GmrTransfer.
7883 */
7884 uint8_t * const pbHstBuf = (uint8_t *)pThisCC->pbVRam + pScreen->offVRAM;
7885 uint32_t const cbScanline = pScreen->cbPitch ? pScreen->cbPitch :
7886 width * (RT_ALIGN(pScreen->cBpp, 8) / 8);
7887 uint32_t cbHstBuf = cbScanline * pScreen->cHeight;
7888 if (cbHstBuf > pThis->vram_size - pScreen->offVRAM)
7889 cbHstBuf = pThis->vram_size - pScreen->offVRAM; /* Paranoia. */
7890 uint32_t const offHst = (clipRect.left * RT_ALIGN(pScreen->cBpp, 8)) / 8
7891 + cbScanline * clipRect.top;
7892 int32_t const cbHstPitch = cbScanline;
7893
7894 /* Destination: GMRFB. vmsvgaR3GmrTransfer ensures that no memory outside the GMR is read. */
7895 SVGAGuestPtr const gstPtr = pSvgaR3State->GMRFB.ptr;
7896 uint32_t const offGst = (dstx * RT_ALIGN(pSvgaR3State->GMRFB.format.bitsPerPixel, 8)) / 8
7897 + pSvgaR3State->GMRFB.bytesPerLine * dsty;
7898 int32_t const cbGstPitch = pSvgaR3State->GMRFB.bytesPerLine;
7899
7900 int rc = vmsvgaR3GmrTransfer(pThis, pThisCC, SVGA3D_READ_HOST_VRAM,
7901 pbHstBuf, cbHstBuf, offHst, cbHstPitch,
7902 gstPtr, offGst, cbGstPitch,
7903 (width * RT_ALIGN(pScreen->cBpp, 8)) / 8, height);
7904 AssertRC(rc);
7905}
7906
7907
7908/* SVGA_CMD_ANNOTATION_FILL */
7909void vmsvgaR3CmdAnnotationFill(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdAnnotationFill const *pCmd)
7910{
7911 RT_NOREF(pThis);
7912 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7913
7914 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdAnnotationFill);
7915 Log(("SVGA_CMD_ANNOTATION_FILL red=%x green=%x blue=%x\n", pCmd->color.r, pCmd->color.g, pCmd->color.b));
7916
7917 pSvgaR3State->colorAnnotation = pCmd->color;
7918}
7919
7920
7921/* SVGA_CMD_ANNOTATION_COPY */
7922void vmsvgaR3CmdAnnotationCopy(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdAnnotationCopy const *pCmd)
7923{
7924 RT_NOREF(pThis, pCmd);
7925 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7926
7927 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdAnnotationCopy);
7928 Log(("SVGA_CMD_ANNOTATION_COPY srcOrigin %d,%d, srcScreenId %u\n", pCmd->srcOrigin.x, pCmd->srcOrigin.y, pCmd->srcScreenId));
7929
7930 AssertFailed();
7931}
7932
7933
7934#ifdef VBOX_WITH_VMSVGA3D
7935/* SVGA_CMD_DEFINE_GMR2 */
7936void vmsvgaR3CmdDefineGMR2(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineGMR2 const *pCmd)
7937{
7938 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7939
7940 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmr2);
7941 Log(("SVGA_CMD_DEFINE_GMR2 id=%#x %#x pages\n", pCmd->gmrId, pCmd->numPages));
7942
7943 /* Validate current GMR id. */
7944 ASSERT_GUEST_RETURN_VOID(pCmd->gmrId < pThis->svga.cGMR);
7945 ASSERT_GUEST_RETURN_VOID(pCmd->numPages <= VMSVGA_MAX_GMR_PAGES);
7946 RT_UNTRUSTED_VALIDATED_FENCE();
7947
7948 if (!pCmd->numPages)
7949 {
7950 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmr2Free);
7951 vmsvgaR3GmrFree(pThisCC, pCmd->gmrId);
7952 }
7953 else
7954 {
7955 PGMR pGMR = &pSvgaR3State->paGMR[pCmd->gmrId];
7956 if (pGMR->cMaxPages)
7957 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmr2Modify);
7958
7959 /* Not sure if we should always free the descriptor, but for simplicity
7960 we do so if the new size is smaller than the current. */
7961 /** @todo always free the descriptor in SVGA_CMD_DEFINE_GMR2? */
7962 if (pGMR->cbTotal / X86_PAGE_SIZE > pCmd->numPages)
7963 vmsvgaR3GmrFree(pThisCC, pCmd->gmrId);
7964
7965 pGMR->cMaxPages = pCmd->numPages;
7966 /* The rest is done by the REMAP_GMR2 command. */
7967 }
7968}
7969
7970
7971/* SVGA_CMD_REMAP_GMR2 */
7972void vmsvgaR3CmdRemapGMR2(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRemapGMR2 const *pCmd)
7973{
7974 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7975
7976 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRemapGmr2);
7977 Log(("SVGA_CMD_REMAP_GMR2 id=%#x flags=%#x offset=%#x npages=%#x\n", pCmd->gmrId, pCmd->flags, pCmd->offsetPages, pCmd->numPages));
7978
7979 /* Validate current GMR id and size. */
7980 ASSERT_GUEST_RETURN_VOID(pCmd->gmrId < pThis->svga.cGMR);
7981 RT_UNTRUSTED_VALIDATED_FENCE();
7982 PGMR pGMR = &pSvgaR3State->paGMR[pCmd->gmrId];
7983 ASSERT_GUEST_RETURN_VOID( (uint64_t)pCmd->offsetPages + pCmd->numPages
7984 <= RT_MIN(pGMR->cMaxPages, RT_MIN(VMSVGA_MAX_GMR_PAGES, UINT32_MAX / X86_PAGE_SIZE)));
7985 ASSERT_GUEST_RETURN_VOID(!pCmd->offsetPages || pGMR->paDesc); /** @todo */
7986
7987 if (pCmd->numPages == 0)
7988 return;
7989 RT_UNTRUSTED_VALIDATED_FENCE();
7990
7991 /* Calc new total page count so we can use it instead of cMaxPages for allocations below. */
7992 uint32_t const cNewTotalPages = RT_MAX(pGMR->cbTotal >> X86_PAGE_SHIFT, pCmd->offsetPages + pCmd->numPages);
7993
7994 /*
7995 * We flatten the existing descriptors into a page array, overwrite the
7996 * pages specified in this command and then recompress the descriptor.
7997 */
7998 /** @todo Optimize the GMR remap algorithm! */
7999
8000 /* Save the old page descriptors as an array of page frame numbers (address >> X86_PAGE_SHIFT) */
8001 uint64_t *paNewPage64 = NULL;
8002 if (pGMR->paDesc)
8003 {
8004 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRemapGmr2Modify);
8005
8006 paNewPage64 = (uint64_t *)RTMemAllocZ(cNewTotalPages * sizeof(uint64_t));
8007 AssertPtrReturnVoid(paNewPage64);
8008
8009 uint32_t idxPage = 0;
8010 for (uint32_t i = 0; i < pGMR->numDescriptors; i++)
8011 for (uint32_t j = 0; j < pGMR->paDesc[i].numPages; j++)
8012 paNewPage64[idxPage++] = (pGMR->paDesc[i].GCPhys + j * X86_PAGE_SIZE) >> X86_PAGE_SHIFT;
8013 AssertReturnVoidStmt(idxPage == pGMR->cbTotal >> X86_PAGE_SHIFT, RTMemFree(paNewPage64));
8014 RT_UNTRUSTED_VALIDATED_FENCE();
8015 }
8016
8017 /* Free the old GMR if present. */
8018 if (pGMR->paDesc)
8019 RTMemFree(pGMR->paDesc);
8020
8021 /* Allocate the maximum amount possible (everything non-continuous) */
8022 PVMSVGAGMRDESCRIPTOR paDescs;
8023 pGMR->paDesc = paDescs = (PVMSVGAGMRDESCRIPTOR)RTMemAllocZ(cNewTotalPages * sizeof(VMSVGAGMRDESCRIPTOR));
8024 AssertReturnVoidStmt(paDescs, RTMemFree(paNewPage64));
8025
8026 if (pCmd->flags & SVGA_REMAP_GMR2_VIA_GMR)
8027 {
8028 /** @todo */
8029 AssertFailed();
8030 pGMR->numDescriptors = 0;
8031 }
8032 else
8033 {
8034 uint32_t *paPages32 = (uint32_t *)(pCmd + 1);
8035 uint64_t *paPages64 = (uint64_t *)(pCmd + 1);
8036 bool fGCPhys64 = RT_BOOL(pCmd->flags & SVGA_REMAP_GMR2_PPN64);
8037
8038 uint32_t cPages;
8039 if (paNewPage64)
8040 {
8041 /* Overwrite the old page array with the new page values. */
8042 if (fGCPhys64)
8043 for (uint32_t i = pCmd->offsetPages; i < pCmd->offsetPages + pCmd->numPages; i++)
8044 paNewPage64[i] = paPages64[i - pCmd->offsetPages];
8045 else
8046 for (uint32_t i = pCmd->offsetPages; i < pCmd->offsetPages + pCmd->numPages; i++)
8047 paNewPage64[i] = paPages32[i - pCmd->offsetPages];
8048
8049 /* Use the updated page array instead of the command data. */
8050 fGCPhys64 = true;
8051 paPages64 = paNewPage64;
8052 cPages = cNewTotalPages;
8053 }
8054 else
8055 cPages = pCmd->numPages;
8056
8057 /* The first page. */
8058 /** @todo The 0x00000FFFFFFFFFFF mask limits to 44 bits and should not be
8059 * applied to paNewPage64. */
8060 RTGCPHYS GCPhys;
8061 if (fGCPhys64)
8062 GCPhys = (paPages64[0] << X86_PAGE_SHIFT) & UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
8063 else
8064 GCPhys = (RTGCPHYS)paPages32[0] << GUEST_PAGE_SHIFT;
8065 paDescs[0].GCPhys = GCPhys;
8066 paDescs[0].numPages = 1;
8067
8068 /* Subsequent pages. */
8069 uint32_t iDescriptor = 0;
8070 for (uint32_t i = 1; i < cPages; i++)
8071 {
8072 if (pCmd->flags & SVGA_REMAP_GMR2_PPN64)
8073 GCPhys = (paPages64[i] << X86_PAGE_SHIFT) & UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
8074 else
8075 GCPhys = (RTGCPHYS)paPages32[i] << X86_PAGE_SHIFT;
8076
8077 /* Continuous physical memory? */
8078 if (GCPhys == paDescs[iDescriptor].GCPhys + paDescs[iDescriptor].numPages * X86_PAGE_SIZE)
8079 {
8080 Assert(paDescs[iDescriptor].numPages);
8081 paDescs[iDescriptor].numPages++;
8082 Log5Func(("Page %x GCPhys=%RGp successor\n", i, GCPhys));
8083 }
8084 else
8085 {
8086 iDescriptor++;
8087 paDescs[iDescriptor].GCPhys = GCPhys;
8088 paDescs[iDescriptor].numPages = 1;
8089 Log5Func(("Page %x GCPhys=%RGp\n", i, paDescs[iDescriptor].GCPhys));
8090 }
8091 }
8092
8093 pGMR->cbTotal = cNewTotalPages << X86_PAGE_SHIFT;
8094 Log5Func(("Nr of descriptors %x; cbTotal=%#x\n", iDescriptor + 1, cNewTotalPages));
8095 pGMR->numDescriptors = iDescriptor + 1;
8096 }
8097
8098 if (paNewPage64)
8099 RTMemFree(paNewPage64);
8100}
8101
8102
8103/**
8104 * Free the specified GMR
8105 *
8106 * @param pThisCC The VGA/VMSVGA state for ring-3.
8107 * @param idGMR GMR id
8108 */
8109void vmsvgaR3GmrFree(PVGASTATECC pThisCC, uint32_t idGMR)
8110{
8111 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
8112
8113 /* Free the old descriptor if present. */
8114 PGMR pGMR = &pSVGAState->paGMR[idGMR];
8115 if ( pGMR->numDescriptors
8116 || pGMR->paDesc /* needed till we implement SVGA_REMAP_GMR2_VIA_GMR */)
8117 {
8118# ifdef DEBUG_GMR_ACCESS
8119 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pThisCC->pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3DeregisterGmr, 2, pDevIns, idGMR);
8120# endif
8121
8122 Assert(pGMR->paDesc);
8123 RTMemFree(pGMR->paDesc);
8124 pGMR->paDesc = NULL;
8125 pGMR->numDescriptors = 0;
8126 pGMR->cbTotal = 0;
8127 pGMR->cMaxPages = 0;
8128 }
8129 Assert(!pGMR->cMaxPages);
8130 Assert(!pGMR->cbTotal);
8131}
8132#endif /* VBOX_WITH_VMSVGA3D */
8133
8134
8135/**
8136 * Copy between a GMR and a host memory buffer.
8137 *
8138 * @returns VBox status code.
8139 * @param pThis The shared VGA/VMSVGA instance data.
8140 * @param pThisCC The VGA/VMSVGA state for ring-3.
8141 * @param enmTransferType Transfer type (read/write)
8142 * @param pbHstBuf Host buffer pointer (valid)
8143 * @param cbHstBuf Size of host buffer (valid)
8144 * @param offHst Host buffer offset of the first scanline
8145 * @param cbHstPitch Destination buffer pitch
8146 * @param gstPtr GMR description
8147 * @param offGst Guest buffer offset of the first scanline
8148 * @param cbGstPitch Guest buffer pitch
8149 * @param cbWidth Width in bytes to copy
8150 * @param cHeight Number of scanllines to copy
8151 */
8152int vmsvgaR3GmrTransfer(PVGASTATE pThis, PVGASTATECC pThisCC, const SVGA3dTransferType enmTransferType,
8153 uint8_t *pbHstBuf, uint32_t cbHstBuf, uint32_t offHst, int32_t cbHstPitch,
8154 SVGAGuestPtr gstPtr, uint32_t offGst, int32_t cbGstPitch,
8155 uint32_t cbWidth, uint32_t cHeight)
8156{
8157 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
8158 PPDMDEVINS pDevIns = pThisCC->pDevIns; /* simpler */
8159 int rc;
8160
8161 LogFunc(("%s host %p size=%d offset %d pitch=%d; guest gmr=%#x:%#x offset=%d pitch=%d cbWidth=%d cHeight=%d\n",
8162 enmTransferType == SVGA3D_READ_HOST_VRAM ? "WRITE" : "READ", /* GMR op: READ host VRAM means WRITE GMR */
8163 pbHstBuf, cbHstBuf, offHst, cbHstPitch,
8164 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cbWidth, cHeight));
8165 AssertReturn(cbWidth && cHeight, VERR_INVALID_PARAMETER);
8166
8167 PGMR pGMR;
8168 uint32_t cbGmr; /* The GMR size in bytes. */
8169 if (gstPtr.gmrId == SVGA_GMR_FRAMEBUFFER)
8170 {
8171 pGMR = NULL;
8172 cbGmr = pThis->vram_size;
8173 }
8174 else
8175 {
8176 AssertReturn(gstPtr.gmrId < pThis->svga.cGMR, VERR_INVALID_PARAMETER);
8177 RT_UNTRUSTED_VALIDATED_FENCE();
8178 pGMR = &pSVGAState->paGMR[gstPtr.gmrId];
8179 cbGmr = pGMR->cbTotal;
8180 }
8181
8182 /*
8183 * GMR
8184 */
8185 /* Calculate GMR offset of the data to be copied. */
8186 AssertMsgReturn(gstPtr.offset < cbGmr,
8187 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8188 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8189 VERR_INVALID_PARAMETER);
8190 RT_UNTRUSTED_VALIDATED_FENCE();
8191 AssertMsgReturn(offGst < cbGmr - gstPtr.offset,
8192 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8193 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8194 VERR_INVALID_PARAMETER);
8195 RT_UNTRUSTED_VALIDATED_FENCE();
8196 uint32_t const offGmr = offGst + gstPtr.offset; /* Offset in the GMR, where the first scanline is located. */
8197
8198 /* Verify that cbWidth is less than scanline and fits into the GMR. */
8199 uint32_t const cbGmrScanline = cbGstPitch > 0 ? cbGstPitch : -cbGstPitch;
8200 AssertMsgReturn(cbGmrScanline != 0,
8201 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8202 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8203 VERR_INVALID_PARAMETER);
8204 RT_UNTRUSTED_VALIDATED_FENCE();
8205 AssertMsgReturn(cbWidth <= cbGmrScanline,
8206 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8207 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8208 VERR_INVALID_PARAMETER);
8209 AssertMsgReturn(cbWidth <= cbGmr - offGmr,
8210 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8211 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8212 VERR_INVALID_PARAMETER);
8213 RT_UNTRUSTED_VALIDATED_FENCE();
8214
8215 /* How many bytes are available for the data in the GMR. */
8216 uint32_t const cbGmrLeft = cbGstPitch > 0 ? cbGmr - offGmr : offGmr + cbWidth;
8217
8218 /* How many scanlines would fit into the available data. */
8219 uint32_t cGmrScanlines = cbGmrLeft / cbGmrScanline;
8220 uint32_t const cbGmrLastScanline = cbGmrLeft - cGmrScanlines * cbGmrScanline; /* Slack space. */
8221 if (cbWidth <= cbGmrLastScanline)
8222 ++cGmrScanlines;
8223
8224 if (cHeight > cGmrScanlines)
8225 cHeight = cGmrScanlines;
8226
8227 AssertMsgReturn(cHeight > 0,
8228 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8229 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8230 VERR_INVALID_PARAMETER);
8231 RT_UNTRUSTED_VALIDATED_FENCE();
8232
8233 /*
8234 * Host buffer.
8235 */
8236 AssertMsgReturn(offHst < cbHstBuf,
8237 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8238 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8239 VERR_INVALID_PARAMETER);
8240
8241 /* Verify that cbWidth is less than scanline and fits into the buffer. */
8242 uint32_t const cbHstScanline = cbHstPitch > 0 ? cbHstPitch : -cbHstPitch;
8243 AssertMsgReturn(cbHstScanline != 0,
8244 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8245 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8246 VERR_INVALID_PARAMETER);
8247 AssertMsgReturn(cbWidth <= cbHstScanline,
8248 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8249 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8250 VERR_INVALID_PARAMETER);
8251 AssertMsgReturn(cbWidth <= cbHstBuf - offHst,
8252 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8253 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8254 VERR_INVALID_PARAMETER);
8255
8256 /* How many bytes are available for the data in the buffer. */
8257 uint32_t const cbHstLeft = cbHstPitch > 0 ? cbHstBuf - offHst : offHst + cbWidth;
8258
8259 /* How many scanlines would fit into the available data. */
8260 uint32_t cHstScanlines = cbHstLeft / cbHstScanline;
8261 uint32_t const cbHstLastScanline = cbHstLeft - cHstScanlines * cbHstScanline; /* Slack space. */
8262 if (cbWidth <= cbHstLastScanline)
8263 ++cHstScanlines;
8264
8265 if (cHeight > cHstScanlines)
8266 cHeight = cHstScanlines;
8267
8268 AssertMsgReturn(cHeight > 0,
8269 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8270 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8271 VERR_INVALID_PARAMETER);
8272
8273 uint8_t *pbHst = pbHstBuf + offHst;
8274
8275 /* Shortcut for the framebuffer. */
8276 if (gstPtr.gmrId == SVGA_GMR_FRAMEBUFFER)
8277 {
8278 uint8_t *pbGst = pThisCC->pbVRam + offGmr;
8279
8280 uint8_t const *pbSrc;
8281 int32_t cbSrcPitch;
8282 uint8_t *pbDst;
8283 int32_t cbDstPitch;
8284
8285 if (enmTransferType == SVGA3D_READ_HOST_VRAM)
8286 {
8287 pbSrc = pbHst;
8288 cbSrcPitch = cbHstPitch;
8289 pbDst = pbGst;
8290 cbDstPitch = cbGstPitch;
8291 }
8292 else
8293 {
8294 pbSrc = pbGst;
8295 cbSrcPitch = cbGstPitch;
8296 pbDst = pbHst;
8297 cbDstPitch = cbHstPitch;
8298 }
8299
8300 if ( cbWidth == (uint32_t)cbGstPitch
8301 && cbGstPitch == cbHstPitch)
8302 {
8303 /* Entire scanlines, positive pitch. */
8304 memcpy(pbDst, pbSrc, cbWidth * cHeight);
8305 }
8306 else
8307 {
8308 for (uint32_t i = 0; i < cHeight; ++i)
8309 {
8310 memcpy(pbDst, pbSrc, cbWidth);
8311
8312 pbDst += cbDstPitch;
8313 pbSrc += cbSrcPitch;
8314 }
8315 }
8316 return VINF_SUCCESS;
8317 }
8318
8319 AssertPtrReturn(pGMR, VERR_INVALID_PARAMETER);
8320 AssertReturn(pGMR->numDescriptors > 0, VERR_INVALID_PARAMETER);
8321
8322 PVMSVGAGMRDESCRIPTOR const paDesc = pGMR->paDesc; /* Local copy of the pointer. */
8323 uint32_t iDesc = 0; /* Index in the descriptor array. */
8324 uint32_t offDesc = 0; /* GMR offset of the current descriptor. */
8325 uint32_t offGmrScanline = offGmr; /* GMR offset of the scanline which is being copied. */
8326 uint8_t *pbHstScanline = pbHst; /* Host address of the scanline which is being copied. */
8327 for (uint32_t i = 0; i < cHeight; ++i)
8328 {
8329 uint32_t cbCurrentWidth = cbWidth;
8330 uint32_t offGmrCurrent = offGmrScanline;
8331 uint8_t *pbCurrentHost = pbHstScanline;
8332
8333 /* Find the right descriptor */
8334 while (offDesc + paDesc[iDesc].numPages * GUEST_PAGE_SIZE <= offGmrCurrent)
8335 {
8336 offDesc += paDesc[iDesc].numPages * GUEST_PAGE_SIZE;
8337 AssertReturn(offDesc < pGMR->cbTotal, VERR_INTERNAL_ERROR); /* overflow protection */
8338 ++iDesc;
8339 AssertReturn(iDesc < pGMR->numDescriptors, VERR_INTERNAL_ERROR);
8340 }
8341
8342 while (cbCurrentWidth)
8343 {
8344 uint32_t cbToCopy;
8345
8346 if (offGmrCurrent + cbCurrentWidth <= offDesc + paDesc[iDesc].numPages * GUEST_PAGE_SIZE)
8347 cbToCopy = cbCurrentWidth;
8348 else
8349 {
8350 cbToCopy = (offDesc + paDesc[iDesc].numPages * GUEST_PAGE_SIZE - offGmrCurrent);
8351 AssertReturn(cbToCopy <= cbCurrentWidth, VERR_INVALID_PARAMETER);
8352 }
8353
8354 RTGCPHYS const GCPhys = paDesc[iDesc].GCPhys + offGmrCurrent - offDesc;
8355
8356 Log5Func(("%s phys=%RGp\n", (enmTransferType == SVGA3D_WRITE_HOST_VRAM) ? "READ" : "WRITE", GCPhys));
8357
8358 /*
8359 * We are deliberately using the non-PCI version of PDMDevHlpPCIPhys[Read|Write] as the
8360 * guest-side VMSVGA driver seems to allocate non-DMA (physical memory) addresses,
8361 * see @bugref{9654#c75}.
8362 */
8363 if (enmTransferType == SVGA3D_WRITE_HOST_VRAM)
8364 rc = PDMDevHlpPhysRead(pDevIns, GCPhys, pbCurrentHost, cbToCopy);
8365 else
8366 rc = PDMDevHlpPhysWrite(pDevIns, GCPhys, pbCurrentHost, cbToCopy);
8367 AssertRCBreak(rc);
8368
8369 cbCurrentWidth -= cbToCopy;
8370 offGmrCurrent += cbToCopy;
8371 pbCurrentHost += cbToCopy;
8372
8373 /* Go to the next descriptor if there's anything left. */
8374 if (cbCurrentWidth)
8375 {
8376 offDesc += paDesc[iDesc].numPages * GUEST_PAGE_SIZE;
8377 AssertReturn(offDesc < pGMR->cbTotal, VERR_INTERNAL_ERROR);
8378 ++iDesc;
8379 AssertReturn(iDesc < pGMR->numDescriptors, VERR_INTERNAL_ERROR);
8380 }
8381 }
8382
8383 offGmrScanline += cbGstPitch;
8384 pbHstScanline += cbHstPitch;
8385 }
8386
8387 return VINF_SUCCESS;
8388}
8389
8390
8391/**
8392 * Unsigned coordinates in pBox. Clip to [0; pSizeSrc), [0; pSizeDest).
8393 *
8394 * @param pSizeSrc Source surface dimensions.
8395 * @param pSizeDest Destination surface dimensions.
8396 * @param pBox Coordinates to be clipped.
8397 */
8398void vmsvgaR3ClipCopyBox(const SVGA3dSize *pSizeSrc, const SVGA3dSize *pSizeDest, SVGA3dCopyBox *pBox)
8399{
8400 /* Src x, w */
8401 if (pBox->srcx > pSizeSrc->width)
8402 pBox->srcx = pSizeSrc->width;
8403 if (pBox->w > pSizeSrc->width - pBox->srcx)
8404 pBox->w = pSizeSrc->width - pBox->srcx;
8405
8406 /* Src y, h */
8407 if (pBox->srcy > pSizeSrc->height)
8408 pBox->srcy = pSizeSrc->height;
8409 if (pBox->h > pSizeSrc->height - pBox->srcy)
8410 pBox->h = pSizeSrc->height - pBox->srcy;
8411
8412 /* Src z, d */
8413 if (pBox->srcz > pSizeSrc->depth)
8414 pBox->srcz = pSizeSrc->depth;
8415 if (pBox->d > pSizeSrc->depth - pBox->srcz)
8416 pBox->d = pSizeSrc->depth - pBox->srcz;
8417
8418 /* Dest x, w */
8419 if (pBox->x > pSizeDest->width)
8420 pBox->x = pSizeDest->width;
8421 if (pBox->w > pSizeDest->width - pBox->x)
8422 pBox->w = pSizeDest->width - pBox->x;
8423
8424 /* Dest y, h */
8425 if (pBox->y > pSizeDest->height)
8426 pBox->y = pSizeDest->height;
8427 if (pBox->h > pSizeDest->height - pBox->y)
8428 pBox->h = pSizeDest->height - pBox->y;
8429
8430 /* Dest z, d */
8431 if (pBox->z > pSizeDest->depth)
8432 pBox->z = pSizeDest->depth;
8433 if (pBox->d > pSizeDest->depth - pBox->z)
8434 pBox->d = pSizeDest->depth - pBox->z;
8435}
8436
8437
8438/**
8439 * Unsigned coordinates in pBox. Clip to [0; pSize).
8440 *
8441 * @param pSize Source surface dimensions.
8442 * @param pBox Coordinates to be clipped.
8443 */
8444void vmsvgaR3ClipBox(const SVGA3dSize *pSize, SVGA3dBox *pBox)
8445{
8446 /* x, w */
8447 if (pBox->x > pSize->width)
8448 pBox->x = pSize->width;
8449 if (pBox->w > pSize->width - pBox->x)
8450 pBox->w = pSize->width - pBox->x;
8451
8452 /* y, h */
8453 if (pBox->y > pSize->height)
8454 pBox->y = pSize->height;
8455 if (pBox->h > pSize->height - pBox->y)
8456 pBox->h = pSize->height - pBox->y;
8457
8458 /* z, d */
8459 if (pBox->z > pSize->depth)
8460 pBox->z = pSize->depth;
8461 if (pBox->d > pSize->depth - pBox->z)
8462 pBox->d = pSize->depth - pBox->z;
8463}
8464
8465
8466/**
8467 * Clip.
8468 *
8469 * @param pBound Bounding rectangle.
8470 * @param pRect Rectangle to be clipped.
8471 */
8472void vmsvgaR3ClipRect(SVGASignedRect const *pBound, SVGASignedRect *pRect)
8473{
8474 int32_t left;
8475 int32_t top;
8476 int32_t right;
8477 int32_t bottom;
8478
8479 /* Right order. */
8480 Assert(pBound->left <= pBound->right && pBound->top <= pBound->bottom);
8481 if (pRect->left < pRect->right)
8482 {
8483 left = pRect->left;
8484 right = pRect->right;
8485 }
8486 else
8487 {
8488 left = pRect->right;
8489 right = pRect->left;
8490 }
8491 if (pRect->top < pRect->bottom)
8492 {
8493 top = pRect->top;
8494 bottom = pRect->bottom;
8495 }
8496 else
8497 {
8498 top = pRect->bottom;
8499 bottom = pRect->top;
8500 }
8501
8502 if (left < pBound->left)
8503 left = pBound->left;
8504 if (right < pBound->left)
8505 right = pBound->left;
8506
8507 if (left > pBound->right)
8508 left = pBound->right;
8509 if (right > pBound->right)
8510 right = pBound->right;
8511
8512 if (top < pBound->top)
8513 top = pBound->top;
8514 if (bottom < pBound->top)
8515 bottom = pBound->top;
8516
8517 if (top > pBound->bottom)
8518 top = pBound->bottom;
8519 if (bottom > pBound->bottom)
8520 bottom = pBound->bottom;
8521
8522 pRect->left = left;
8523 pRect->right = right;
8524 pRect->top = top;
8525 pRect->bottom = bottom;
8526}
8527
8528
8529/**
8530 * Clip.
8531 *
8532 * @param pBound Bounding rectangle.
8533 * @param pRect Rectangle to be clipped.
8534 */
8535void vmsvgaR3Clip3dRect(SVGA3dRect const *pBound, SVGA3dRect RT_UNTRUSTED_GUEST *pRect)
8536{
8537 uint32_t const leftBound = pBound->x;
8538 uint32_t const rightBound = pBound->x + pBound->w;
8539 uint32_t const topBound = pBound->y;
8540 uint32_t const bottomBound = pBound->y + pBound->h;
8541
8542 uint32_t x = pRect->x;
8543 uint32_t y = pRect->y;
8544 uint32_t w = pRect->w;
8545 uint32_t h = pRect->h;
8546
8547 /* Make sure that right and bottom coordinates can be safely computed. */
8548 if (x > rightBound)
8549 x = rightBound;
8550 if (w > rightBound - x)
8551 w = rightBound - x;
8552 if (y > bottomBound)
8553 y = bottomBound;
8554 if (h > bottomBound - y)
8555 h = bottomBound - y;
8556
8557 /* Switch from x, y, w, h to left, top, right, bottom. */
8558 uint32_t left = x;
8559 uint32_t right = x + w;
8560 uint32_t top = y;
8561 uint32_t bottom = y + h;
8562
8563 /* A standard left, right, bottom, top clipping. */
8564 if (left < leftBound)
8565 left = leftBound;
8566 if (right < leftBound)
8567 right = leftBound;
8568
8569 if (left > rightBound)
8570 left = rightBound;
8571 if (right > rightBound)
8572 right = rightBound;
8573
8574 if (top < topBound)
8575 top = topBound;
8576 if (bottom < topBound)
8577 bottom = topBound;
8578
8579 if (top > bottomBound)
8580 top = bottomBound;
8581 if (bottom > bottomBound)
8582 bottom = bottomBound;
8583
8584 /* Back to x, y, w, h representation. */
8585 pRect->x = left;
8586 pRect->y = top;
8587 pRect->w = right - left;
8588 pRect->h = bottom - top;
8589}
8590
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette