VirtualBox

source: vbox/trunk/src/VBox/Devices/Graphics/DevVGA-SVGA-cmd.cpp@ 104805

最後變更 在這個檔案從104805是 104805,由 vboxsync 提交於 10 月 前

Devices/Graphics: debug logging

  • 屬性 svn:eol-style 設為 native
  • 屬性 svn:keywords 設為 Author Date Id Revision
檔案大小: 312.2 KB
 
1/* $Id: DevVGA-SVGA-cmd.cpp 104805 2024-05-28 16:19:55Z vboxsync $ */
2/** @file
3 * VMware SVGA device - implementation of VMSVGA commands.
4 */
5
6/*
7 * Copyright (C) 2013-2023 Oracle and/or its affiliates.
8 *
9 * This file is part of VirtualBox base platform packages, as
10 * available from https://www.alldomusa.eu.org.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation, in version 3 of the
15 * License.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, see <https://www.gnu.org/licenses>.
24 *
25 * SPDX-License-Identifier: GPL-3.0-only
26 */
27
28#ifndef IN_RING3
29# error "DevVGA-SVGA-cmd.cpp is only for ring-3 code"
30#endif
31
32
33#define LOG_GROUP LOG_GROUP_DEV_VMSVGA
34#include <iprt/mem.h>
35#include <VBox/AssertGuest.h>
36#include <VBox/log.h>
37#include <VBox/vmm/pdmdev.h>
38#include <VBoxVideo.h>
39
40/* should go BEFORE any other DevVGA include to make all DevVGA.h config defines be visible */
41#include "DevVGA.h"
42
43/* Should be included after DevVGA.h/DevVGA-SVGA.h to pick all defines. */
44#ifdef VBOX_WITH_VMSVGA3D
45# include "DevVGA-SVGA3d.h"
46#endif
47#include "DevVGA-SVGA-internal.h"
48
49#include <iprt/formats/bmp.h>
50#include <stdio.h>
51
52#if defined(LOG_ENABLED) || defined(VBOX_STRICT)
53# define SVGA_CASE_ID2STR(idx) case idx: return #idx
54
55static const char *vmsvgaFifo3dCmdToString(SVGAFifo3dCmdId enmCmdId)
56{
57 switch (enmCmdId)
58 {
59 SVGA_CASE_ID2STR(SVGA_3D_CMD_LEGACY_BASE);
60 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DEFINE);
61 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DESTROY);
62 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_COPY);
63 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_STRETCHBLT);
64 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DMA);
65 SVGA_CASE_ID2STR(SVGA_3D_CMD_CONTEXT_DEFINE);
66 SVGA_CASE_ID2STR(SVGA_3D_CMD_CONTEXT_DESTROY);
67 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETTRANSFORM);
68 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETZRANGE);
69 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETRENDERSTATE);
70 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETRENDERTARGET);
71 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETTEXTURESTATE);
72 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETMATERIAL);
73 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETLIGHTDATA);
74 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETLIGHTENABLED);
75 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETVIEWPORT);
76 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETCLIPPLANE);
77 SVGA_CASE_ID2STR(SVGA_3D_CMD_CLEAR);
78 SVGA_CASE_ID2STR(SVGA_3D_CMD_PRESENT);
79 SVGA_CASE_ID2STR(SVGA_3D_CMD_SHADER_DEFINE);
80 SVGA_CASE_ID2STR(SVGA_3D_CMD_SHADER_DESTROY);
81 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_SHADER);
82 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_SHADER_CONST);
83 SVGA_CASE_ID2STR(SVGA_3D_CMD_DRAW_PRIMITIVES);
84 SVGA_CASE_ID2STR(SVGA_3D_CMD_SETSCISSORRECT);
85 SVGA_CASE_ID2STR(SVGA_3D_CMD_BEGIN_QUERY);
86 SVGA_CASE_ID2STR(SVGA_3D_CMD_END_QUERY);
87 SVGA_CASE_ID2STR(SVGA_3D_CMD_WAIT_FOR_QUERY);
88 SVGA_CASE_ID2STR(SVGA_3D_CMD_PRESENT_READBACK);
89 SVGA_CASE_ID2STR(SVGA_3D_CMD_BLIT_SURFACE_TO_SCREEN);
90 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_DEFINE_V2);
91 SVGA_CASE_ID2STR(SVGA_3D_CMD_GENERATE_MIPMAPS);
92 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD4); /* SVGA_3D_CMD_VIDEO_CREATE_DECODER */
93 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD5); /* SVGA_3D_CMD_VIDEO_DESTROY_DECODER */
94 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD6); /* SVGA_3D_CMD_VIDEO_CREATE_PROCESSOR */
95 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD7); /* SVGA_3D_CMD_VIDEO_DESTROY_PROCESSOR */
96 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD8); /* SVGA_3D_CMD_VIDEO_DECODE_START_FRAME */
97 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD9); /* SVGA_3D_CMD_VIDEO_DECODE_RENDER */
98 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD10); /* SVGA_3D_CMD_VIDEO_DECODE_END_FRAME */
99 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD11); /* SVGA_3D_CMD_VIDEO_PROCESS_FRAME */
100 SVGA_CASE_ID2STR(SVGA_3D_CMD_ACTIVATE_SURFACE);
101 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEACTIVATE_SURFACE);
102 SVGA_CASE_ID2STR(SVGA_3D_CMD_SCREEN_DMA);
103 SVGA_CASE_ID2STR(SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION); /* SVGA_3D_CMD_DEAD1 */
104 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD2);
105 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD12); /* Old SVGA_3D_CMD_LOGICOPS_BITBLT */
106 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD13); /* Old SVGA_3D_CMD_LOGICOPS_TRANSBLT */
107 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD14); /* Old SVGA_3D_CMD_LOGICOPS_STRETCHBLT */
108 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD15); /* Old SVGA_3D_CMD_LOGICOPS_COLORFILL */
109 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD16); /* Old SVGA_3D_CMD_LOGICOPS_ALPHABLEND */
110 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD17); /* Old SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND */
111 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_OTABLE_BASE);
112 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_OTABLE);
113 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_MOB);
114 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_MOB);
115 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEAD3);
116 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_MOB_MAPPING);
117 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE);
118 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_SURFACE);
119 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SURFACE);
120 SVGA_CASE_ID2STR(SVGA_3D_CMD_COND_BIND_GB_SURFACE);
121 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_IMAGE);
122 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_SURFACE);
123 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_IMAGE);
124 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_SURFACE);
125 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_IMAGE);
126 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_SURFACE);
127 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_CONTEXT);
128 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_CONTEXT);
129 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_CONTEXT);
130 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_CONTEXT);
131 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_CONTEXT);
132 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SHADER);
133 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_SHADER);
134 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SHADER);
135 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_OTABLE_BASE64);
136 SVGA_CASE_ID2STR(SVGA_3D_CMD_BEGIN_GB_QUERY);
137 SVGA_CASE_ID2STR(SVGA_3D_CMD_END_GB_QUERY);
138 SVGA_CASE_ID2STR(SVGA_3D_CMD_WAIT_FOR_GB_QUERY);
139 SVGA_CASE_ID2STR(SVGA_3D_CMD_NOP);
140 SVGA_CASE_ID2STR(SVGA_3D_CMD_ENABLE_GART);
141 SVGA_CASE_ID2STR(SVGA_3D_CMD_DISABLE_GART);
142 SVGA_CASE_ID2STR(SVGA_3D_CMD_MAP_MOB_INTO_GART);
143 SVGA_CASE_ID2STR(SVGA_3D_CMD_UNMAP_GART_RANGE);
144 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SCREENTARGET);
145 SVGA_CASE_ID2STR(SVGA_3D_CMD_DESTROY_GB_SCREENTARGET);
146 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SCREENTARGET);
147 SVGA_CASE_ID2STR(SVGA_3D_CMD_UPDATE_GB_SCREENTARGET);
148 SVGA_CASE_ID2STR(SVGA_3D_CMD_READBACK_GB_IMAGE_PARTIAL);
149 SVGA_CASE_ID2STR(SVGA_3D_CMD_INVALIDATE_GB_IMAGE_PARTIAL);
150 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_GB_SHADERCONSTS_INLINE);
151 SVGA_CASE_ID2STR(SVGA_3D_CMD_GB_SCREEN_DMA);
152 SVGA_CASE_ID2STR(SVGA_3D_CMD_BIND_GB_SURFACE_WITH_PITCH);
153 SVGA_CASE_ID2STR(SVGA_3D_CMD_GB_MOB_FENCE);
154 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE_V2);
155 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_MOB64);
156 SVGA_CASE_ID2STR(SVGA_3D_CMD_REDEFINE_GB_MOB64);
157 SVGA_CASE_ID2STR(SVGA_3D_CMD_NOP_ERROR);
158 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_VERTEX_STREAMS);
159 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_VERTEX_DECLS);
160 SVGA_CASE_ID2STR(SVGA_3D_CMD_SET_VERTEX_DIVISORS);
161 SVGA_CASE_ID2STR(SVGA_3D_CMD_DRAW);
162 SVGA_CASE_ID2STR(SVGA_3D_CMD_DRAW_INDEXED);
163 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_CONTEXT);
164 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_CONTEXT);
165 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_CONTEXT);
166 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_CONTEXT);
167 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_INVALIDATE_CONTEXT);
168 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SINGLE_CONSTANT_BUFFER);
169 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SHADER_RESOURCES);
170 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SHADER);
171 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SAMPLERS);
172 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW);
173 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INDEXED);
174 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INSTANCED);
175 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED);
176 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_AUTO);
177 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_INPUT_LAYOUT);
178 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_VERTEX_BUFFERS);
179 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_INDEX_BUFFER);
180 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_TOPOLOGY);
181 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_RENDERTARGETS);
182 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_BLEND_STATE);
183 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_DEPTHSTENCIL_STATE);
184 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_RASTERIZER_STATE);
185 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_QUERY);
186 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_QUERY);
187 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_QUERY);
188 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_QUERY_OFFSET);
189 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BEGIN_QUERY);
190 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_END_QUERY);
191 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_QUERY);
192 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_PREDICATION);
193 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SOTARGETS);
194 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_VIEWPORTS);
195 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SCISSORRECTS);
196 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_RENDERTARGET_VIEW);
197 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_DEPTHSTENCIL_VIEW);
198 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_COPY_REGION);
199 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_COPY);
200 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRESENTBLT);
201 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_GENMIPS);
202 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_UPDATE_SUBRESOURCE);
203 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_SUBRESOURCE);
204 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_INVALIDATE_SUBRESOURCE);
205 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_SHADERRESOURCE_VIEW);
206 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_SHADERRESOURCE_VIEW);
207 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_RENDERTARGET_VIEW);
208 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_RENDERTARGET_VIEW);
209 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW);
210 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_VIEW);
211 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_ELEMENTLAYOUT);
212 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_ELEMENTLAYOUT);
213 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_BLEND_STATE);
214 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_BLEND_STATE);
215 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_STATE);
216 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_STATE);
217 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_RASTERIZER_STATE);
218 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_RASTERIZER_STATE);
219 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_SAMPLER_STATE);
220 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_SAMPLER_STATE);
221 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_SHADER);
222 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_SHADER);
223 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_SHADER);
224 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT);
225 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_STREAMOUTPUT);
226 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_STREAMOUTPUT);
227 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_COTABLE);
228 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_COTABLE);
229 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BUFFER_COPY);
230 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_TRANSFER_FROM_BUFFER);
231 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SURFACE_COPY_AND_READBACK);
232 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_MOVE_QUERY);
233 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_ALL_QUERY);
234 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_READBACK_ALL_QUERY);
235 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_TRANSFER_FROM_BUFFER);
236 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_MOB_FENCE_64);
237 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_ALL_SHADER);
238 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_HINT);
239 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BUFFER_UPDATE);
240 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_VS_CONSTANT_BUFFER_OFFSET);
241 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_PS_CONSTANT_BUFFER_OFFSET);
242 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_GS_CONSTANT_BUFFER_OFFSET);
243 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_HS_CONSTANT_BUFFER_OFFSET);
244 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_DS_CONSTANT_BUFFER_OFFSET);
245 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_CS_CONSTANT_BUFFER_OFFSET);
246 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_COND_BIND_ALL_SHADER);
247 SVGA_CASE_ID2STR(SVGA_3D_CMD_SCREEN_COPY);
248 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED1);
249 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2);
250 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED3);
251 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED4);
252 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED5);
253 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED6);
254 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED7);
255 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED8);
256 SVGA_CASE_ID2STR(SVGA_3D_CMD_GROW_OTABLE);
257 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_GROW_COTABLE);
258 SVGA_CASE_ID2STR(SVGA_3D_CMD_INTRA_SURFACE_COPY);
259 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE_V3);
260 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_RESOLVE_COPY);
261 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_RESOLVE_COPY);
262 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_CONVERT_REGION);
263 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_PRED_CONVERT);
264 SVGA_CASE_ID2STR(SVGA_3D_CMD_WHOLE_SURFACE_COPY);
265 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_UA_VIEW);
266 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DESTROY_UA_VIEW);
267 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_UA_VIEW_UINT);
268 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_CLEAR_UA_VIEW_FLOAT);
269 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_COPY_STRUCTURE_COUNT);
270 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_UA_VIEWS);
271 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED_INDIRECT);
272 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DRAW_INSTANCED_INDIRECT);
273 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DISPATCH);
274 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DISPATCH_INDIRECT);
275 SVGA_CASE_ID2STR(SVGA_3D_CMD_WRITE_ZERO_SURFACE);
276 SVGA_CASE_ID2STR(SVGA_3D_CMD_HINT_ZERO_SURFACE);
277 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_TRANSFER_TO_BUFFER);
278 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_STRUCTURE_COUNT);
279 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_BITBLT);
280 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_TRANSBLT);
281 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_STRETCHBLT);
282 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_COLORFILL);
283 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_ALPHABLEND);
284 SVGA_CASE_ID2STR(SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND);
285 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_1);
286 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_2);
287 SVGA_CASE_ID2STR(SVGA_3D_CMD_DEFINE_GB_SURFACE_V4);
288 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_CS_UA_VIEWS);
289 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_MIN_LOD);
290 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_3);
291 SVGA_CASE_ID2STR(SVGA_3D_CMD_RESERVED2_4);
292 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW_V2);
293 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT_WITH_MOB);
294 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_SET_SHADER_IFACE);
295 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_STREAMOUTPUT);
296 SVGA_CASE_ID2STR(SVGA_3D_CMD_SURFACE_STRETCHBLT_NON_MS_TO_MS);
297 SVGA_CASE_ID2STR(SVGA_3D_CMD_DX_BIND_SHADER_IFACE);
298 SVGA_CASE_ID2STR(SVGA_3D_CMD_MAX);
299 SVGA_CASE_ID2STR(SVGA_3D_CMD_FUTURE_MAX);
300
301 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR);
302 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER_OUTPUT_VIEW);
303 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER);
304 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_DECODER_BEGIN_FRAME);
305 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_DECODER_SUBMIT_BUFFERS);
306 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_DECODER_END_FRAME);
307 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_INPUT_VIEW);
308 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_OUTPUT_VIEW);
309 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_BLT);
310 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER);
311 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER_OUTPUT_VIEW);
312 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR);
313 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_INPUT_VIEW);
314 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_OUTPUT_VIEW);
315 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_TARGET_RECT);
316 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_BACKGROUND_COLOR);
317 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_COLOR_SPACE);
318 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_ALPHA_FILL_MODE);
319 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_CONSTRICTION);
320 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_STEREO_MODE);
321 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FRAME_FORMAT);
322 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_COLOR_SPACE);
323 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_OUTPUT_RATE);
324 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_SOURCE_RECT);
325 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_DEST_RECT);
326 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ALPHA);
327 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PALETTE);
328 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PIXEL_ASPECT_RATIO);
329 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_LUMA_KEY);
330 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_STEREO_FORMAT);
331 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_AUTO_PROCESSING_MODE);
332 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FILTER);
333 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ROTATION);
334 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_GET_VIDEO_CAPABILITY);
335 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_RTV);
336 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_UAV);
337 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_VDOV);
338 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_VPIV);
339 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_DX_CLEAR_VPOV);
340 SVGA_CASE_ID2STR(VBSVGA_3D_CMD_MAX);
341#ifndef DEBUG_sunlover
342 default: break; /* Compiler warning. */
343#endif
344 }
345 return "UNKNOWN_3D";
346}
347
348/**
349 * FIFO command name lookup
350 *
351 * @returns FIFO command string or "UNKNOWN"
352 * @param u32Cmd FIFO command
353 */
354const char *vmsvgaR3FifoCmdToString(uint32_t u32Cmd)
355{
356 switch (u32Cmd)
357 {
358 SVGA_CASE_ID2STR(SVGA_CMD_INVALID_CMD);
359 SVGA_CASE_ID2STR(SVGA_CMD_UPDATE);
360 SVGA_CASE_ID2STR(SVGA_CMD_RECT_FILL);
361 SVGA_CASE_ID2STR(SVGA_CMD_RECT_COPY);
362 SVGA_CASE_ID2STR(SVGA_CMD_RECT_ROP_COPY);
363 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_CURSOR);
364 SVGA_CASE_ID2STR(SVGA_CMD_DISPLAY_CURSOR);
365 SVGA_CASE_ID2STR(SVGA_CMD_MOVE_CURSOR);
366 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_ALPHA_CURSOR);
367 SVGA_CASE_ID2STR(SVGA_CMD_UPDATE_VERBOSE);
368 SVGA_CASE_ID2STR(SVGA_CMD_FRONT_ROP_FILL);
369 SVGA_CASE_ID2STR(SVGA_CMD_FENCE);
370 SVGA_CASE_ID2STR(SVGA_CMD_ESCAPE);
371 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_SCREEN);
372 SVGA_CASE_ID2STR(SVGA_CMD_DESTROY_SCREEN);
373 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_GMRFB);
374 SVGA_CASE_ID2STR(SVGA_CMD_BLIT_GMRFB_TO_SCREEN);
375 SVGA_CASE_ID2STR(SVGA_CMD_BLIT_SCREEN_TO_GMRFB);
376 SVGA_CASE_ID2STR(SVGA_CMD_ANNOTATION_FILL);
377 SVGA_CASE_ID2STR(SVGA_CMD_ANNOTATION_COPY);
378 SVGA_CASE_ID2STR(SVGA_CMD_DEFINE_GMR2);
379 SVGA_CASE_ID2STR(SVGA_CMD_REMAP_GMR2);
380 SVGA_CASE_ID2STR(SVGA_CMD_DEAD);
381 SVGA_CASE_ID2STR(SVGA_CMD_DEAD_2);
382 SVGA_CASE_ID2STR(SVGA_CMD_NOP);
383 SVGA_CASE_ID2STR(SVGA_CMD_NOP_ERROR);
384 SVGA_CASE_ID2STR(SVGA_CMD_MAX);
385 default:
386 if ( (u32Cmd >= SVGA_3D_CMD_BASE && u32Cmd < SVGA_3D_CMD_MAX)
387 || (u32Cmd >= VBSVGA_3D_CMD_BASE && u32Cmd < VBSVGA_3D_CMD_MAX))
388 return vmsvgaFifo3dCmdToString((SVGAFifo3dCmdId)u32Cmd);
389 }
390 return "UNKNOWN";
391}
392# undef SVGA_CASE_ID2STR
393#endif /* LOG_ENABLED || VBOX_STRICT */
394
395
396/*
397 *
398 * Guest-Backed Objects (GBO).
399 *
400 */
401
402#ifdef VBOX_WITH_VMSVGA3D
403
404static int vmsvgaR3GboCreate(PVMSVGAR3STATE pSvgaR3State, SVGAMobFormat ptDepth, PPN64 baseAddress, uint32_t sizeInBytes, PVMSVGAGBO pGbo)
405{
406 ASSERT_GUEST_RETURN(sizeInBytes <= _128M, VERR_INVALID_PARAMETER); /** @todo Less than SVGA_REG_MOB_MAX_SIZE */
407
408 /*
409 * The 'baseAddress' is a page number and points to the 'root page' of the GBO.
410 * Content of the root page depends on the ptDepth value:
411 * SVGA3D_MOBFMT_PTDEPTH[64]_0 - the only data page;
412 * SVGA3D_MOBFMT_PTDEPTH[64]_1 - array of page numbers for data pages;
413 * SVGA3D_MOBFMT_PTDEPTH[64]_2 - array of page numbers for SVGA3D_MOBFMT_PTDEPTH[64]_1 pages.
414 * The code below extracts the page addresses of the GBO.
415 */
416
417 /* Verify and normalize the ptDepth value. */
418 bool fGCPhys64; /* Whether the page table contains 64 bit page numbers. */
419 if (RT_LIKELY( ptDepth == SVGA3D_MOBFMT_PTDEPTH64_0
420 || ptDepth == SVGA3D_MOBFMT_PTDEPTH64_1
421 || ptDepth == SVGA3D_MOBFMT_PTDEPTH64_2))
422 fGCPhys64 = true;
423 else if ( ptDepth == SVGA3D_MOBFMT_PTDEPTH_0
424 || ptDepth == SVGA3D_MOBFMT_PTDEPTH_1
425 || ptDepth == SVGA3D_MOBFMT_PTDEPTH_2)
426 {
427 fGCPhys64 = false;
428 /* Shift ptDepth to the SVGA3D_MOBFMT_PTDEPTH64_x range. */
429 ptDepth = (SVGAMobFormat)(ptDepth + SVGA3D_MOBFMT_PTDEPTH64_0 - SVGA3D_MOBFMT_PTDEPTH_0);
430 }
431 else if (ptDepth == SVGA3D_MOBFMT_RANGE)
432 fGCPhys64 = false; /* Does not matter, there is no page table. */
433 else
434 ASSERT_GUEST_FAILED_RETURN(VERR_INVALID_PARAMETER);
435
436 uint32_t const cPPNsPerPage = X86_PAGE_SIZE / (fGCPhys64 ? sizeof(PPN64) : sizeof(PPN));
437
438 pGbo->cbTotal = sizeInBytes;
439 pGbo->cTotalPages = (sizeInBytes + X86_PAGE_SIZE - 1) >> X86_PAGE_SHIFT;
440
441 /* Allocate the maximum amount possible (everything non-continuous) */
442 PVMSVGAGBODESCRIPTOR paDescriptors = (PVMSVGAGBODESCRIPTOR)RTMemAlloc(pGbo->cTotalPages * sizeof(VMSVGAGBODESCRIPTOR));
443 AssertReturn(paDescriptors, VERR_NO_MEMORY);
444
445 int rc = VINF_SUCCESS;
446 if (ptDepth == SVGA3D_MOBFMT_PTDEPTH64_0)
447 {
448 ASSERT_GUEST_STMT_RETURN(pGbo->cTotalPages == 1,
449 RTMemFree(paDescriptors),
450 VERR_INVALID_PARAMETER);
451
452 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
453 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
454 paDescriptors[0].GCPhys = GCPhys;
455 paDescriptors[0].cPages = 1;
456 }
457 else if (ptDepth == SVGA3D_MOBFMT_PTDEPTH64_1)
458 {
459 ASSERT_GUEST_STMT_RETURN(pGbo->cTotalPages <= cPPNsPerPage,
460 RTMemFree(paDescriptors),
461 VERR_INVALID_PARAMETER);
462
463 /* Read the root page. */
464 uint8_t au8RootPage[X86_PAGE_SIZE];
465 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
466 rc = PDMDevHlpPCIPhysRead(pSvgaR3State->pDevIns, GCPhys, &au8RootPage, sizeof(au8RootPage));
467 if (RT_SUCCESS(rc))
468 {
469 PPN64 *paPPN64 = (PPN64 *)&au8RootPage[0];
470 PPN *paPPN32 = (PPN *)&au8RootPage[0];
471 for (uint32_t iPPN = 0; iPPN < pGbo->cTotalPages; ++iPPN)
472 {
473 GCPhys = (RTGCPHYS)(fGCPhys64 ? paPPN64[iPPN] : paPPN32[iPPN]) << X86_PAGE_SHIFT;
474 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
475 paDescriptors[iPPN].GCPhys = GCPhys;
476 paDescriptors[iPPN].cPages = 1;
477 }
478 }
479 }
480 else if (ptDepth == SVGA3D_MOBFMT_PTDEPTH64_2)
481 {
482 ASSERT_GUEST_STMT_RETURN(pGbo->cTotalPages <= cPPNsPerPage * cPPNsPerPage,
483 RTMemFree(paDescriptors),
484 VERR_INVALID_PARAMETER);
485
486 /* Read the Level2 root page. */
487 uint8_t au8RootPageLevel2[X86_PAGE_SIZE];
488 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
489 rc = PDMDevHlpPCIPhysRead(pSvgaR3State->pDevIns, GCPhys, &au8RootPageLevel2, sizeof(au8RootPageLevel2));
490 if (RT_SUCCESS(rc))
491 {
492 uint32_t cPagesLeft = pGbo->cTotalPages;
493
494 PPN64 *paPPN64Level2 = (PPN64 *)&au8RootPageLevel2[0];
495 PPN *paPPN32Level2 = (PPN *)&au8RootPageLevel2[0];
496
497 uint32_t const cPPNsLevel2 = (pGbo->cTotalPages + cPPNsPerPage - 1) / cPPNsPerPage;
498 for (uint32_t iPPNLevel2 = 0; iPPNLevel2 < cPPNsLevel2; ++iPPNLevel2)
499 {
500 /* Read the Level1 root page. */
501 uint8_t au8RootPage[X86_PAGE_SIZE];
502 RTGCPHYS GCPhysLevel1 = (RTGCPHYS)(fGCPhys64 ? paPPN64Level2[iPPNLevel2] : paPPN32Level2[iPPNLevel2]) << X86_PAGE_SHIFT;
503 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
504 rc = PDMDevHlpPCIPhysRead(pSvgaR3State->pDevIns, GCPhysLevel1, &au8RootPage, sizeof(au8RootPage));
505 if (RT_SUCCESS(rc))
506 {
507 PPN64 *paPPN64 = (PPN64 *)&au8RootPage[0];
508 PPN *paPPN32 = (PPN *)&au8RootPage[0];
509
510 uint32_t const cPPNs = RT_MIN(cPagesLeft, cPPNsPerPage);
511 for (uint32_t iPPN = 0; iPPN < cPPNs; ++iPPN)
512 {
513 GCPhys = (RTGCPHYS)(fGCPhys64 ? paPPN64[iPPN] : paPPN32[iPPN]) << X86_PAGE_SHIFT;
514 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
515 paDescriptors[iPPN + iPPNLevel2 * cPPNsPerPage].GCPhys = GCPhys;
516 paDescriptors[iPPN + iPPNLevel2 * cPPNsPerPage].cPages = 1;
517 }
518 cPagesLeft -= cPPNs;
519 }
520 }
521 }
522 }
523 else if (ptDepth == SVGA3D_MOBFMT_RANGE)
524 {
525 RTGCPHYS GCPhys = (RTGCPHYS)baseAddress << X86_PAGE_SHIFT;
526 GCPhys &= UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
527 paDescriptors[0].GCPhys = GCPhys;
528 paDescriptors[0].cPages = pGbo->cTotalPages;
529 }
530 else
531 {
532 AssertFailed();
533 return VERR_INTERNAL_ERROR; /* ptDepth should be already verified. */
534 }
535
536 /* Compress the descriptors. */
537 if (ptDepth != SVGA3D_MOBFMT_RANGE)
538 {
539 uint32_t iDescriptor = 0;
540 for (uint32_t i = 1; i < pGbo->cTotalPages; ++i)
541 {
542 /* Continuous physical memory? */
543 if (paDescriptors[i].GCPhys == paDescriptors[iDescriptor].GCPhys + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE)
544 {
545 Assert(paDescriptors[iDescriptor].cPages);
546 paDescriptors[iDescriptor].cPages++;
547 Log5Func(("Page %x GCPhys=%RGp successor\n", i, paDescriptors[i].GCPhys));
548 }
549 else
550 {
551 iDescriptor++;
552 paDescriptors[iDescriptor].GCPhys = paDescriptors[i].GCPhys;
553 paDescriptors[iDescriptor].cPages = 1;
554 Log5Func(("Page %x GCPhys=%RGp\n", i, paDescriptors[iDescriptor].GCPhys));
555 }
556 }
557
558 pGbo->cDescriptors = iDescriptor + 1;
559 Log5Func(("Nr of descriptors %d\n", pGbo->cDescriptors));
560 }
561 else
562 pGbo->cDescriptors = 1;
563
564 if (RT_LIKELY(pGbo->cDescriptors < pGbo->cTotalPages))
565 {
566 pGbo->paDescriptors = (PVMSVGAGBODESCRIPTOR)RTMemRealloc(paDescriptors, pGbo->cDescriptors * sizeof(VMSVGAGBODESCRIPTOR));
567 AssertReturn(pGbo->paDescriptors, VERR_NO_MEMORY);
568 }
569 else
570 pGbo->paDescriptors = paDescriptors;
571
572 pGbo->fGboFlags = 0;
573 pGbo->pvHost = NULL;
574
575 return VINF_SUCCESS;
576}
577
578
579static void vmsvgaR3GboDestroy(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
580{
581 RT_NOREF(pSvgaR3State);
582
583 if (RT_LIKELY(VMSVGA_IS_GBO_CREATED(pGbo)))
584 {
585 RTMemFree(pGbo->pvHost);
586 RTMemFree(pGbo->paDescriptors);
587 RT_ZERO(*pGbo);
588 }
589}
590
591/** @todo static void vmsvgaR3GboWriteProtect(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo, bool fWriteProtect) */
592
593typedef enum VMSVGAGboTransferDirection
594{
595 VMSVGAGboTransferDirection_Read,
596 VMSVGAGboTransferDirection_Write,
597} VMSVGAGboTransferDirection;
598
599static int vmsvgaR3GboTransfer(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo,
600 uint32_t off, void *pvData, uint32_t cbData,
601 VMSVGAGboTransferDirection enmDirection)
602{
603 //DEBUG_BREAKPOINT_TEST();
604 int rc = VINF_SUCCESS;
605 uint8_t *pu8CurrentHost = (uint8_t *)pvData;
606
607 /* Find the right descriptor */
608 PCVMSVGAGBODESCRIPTOR const paDescriptors = pGbo->paDescriptors;
609 uint32_t iDescriptor = 0; /* Index in the descriptor array. */
610 uint32_t offDescriptor = 0; /* GMR offset of the current descriptor. */
611 while (offDescriptor + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE <= off)
612 {
613 offDescriptor += paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE;
614 AssertReturn(offDescriptor < pGbo->cbTotal, VERR_INTERNAL_ERROR); /* overflow protection */
615 ++iDescriptor;
616 AssertReturn(iDescriptor < pGbo->cDescriptors, VERR_INTERNAL_ERROR);
617 }
618
619 while (cbData)
620 {
621 uint32_t cbToCopy;
622 if (off + cbData <= offDescriptor + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE)
623 cbToCopy = cbData;
624 else
625 {
626 cbToCopy = (offDescriptor + paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE - off);
627 AssertReturn(cbToCopy <= cbData, VERR_INVALID_PARAMETER);
628 }
629
630 RTGCPHYS const GCPhys = paDescriptors[iDescriptor].GCPhys + off - offDescriptor;
631 Log5Func(("%s phys=%RGp\n", (enmDirection == VMSVGAGboTransferDirection_Read) ? "READ" : "WRITE", GCPhys));
632
633 /*
634 * We are deliberately using the non-PCI version of PDMDevHlpPCIPhys[Read|Write] as the
635 * guest-side VMSVGA driver seems to allocate non-DMA (regular physical) addresses,
636 * see @bugref{9654#c75}.
637 */
638 if (enmDirection == VMSVGAGboTransferDirection_Read)
639 rc = PDMDevHlpPhysRead(pSvgaR3State->pDevIns, GCPhys, pu8CurrentHost, cbToCopy);
640 else
641 rc = PDMDevHlpPhysWrite(pSvgaR3State->pDevIns, GCPhys, pu8CurrentHost, cbToCopy);
642 AssertRCBreak(rc);
643
644 cbData -= cbToCopy;
645 off += cbToCopy;
646 pu8CurrentHost += cbToCopy;
647
648 /* Go to the next descriptor if there's anything left. */
649 if (cbData)
650 {
651 offDescriptor += paDescriptors[iDescriptor].cPages * X86_PAGE_SIZE;
652 AssertReturn(offDescriptor < pGbo->cbTotal, VERR_INTERNAL_ERROR);
653 ++iDescriptor;
654 AssertReturn(iDescriptor < pGbo->cDescriptors, VERR_INTERNAL_ERROR);
655 }
656 }
657 return rc;
658}
659
660
661static int vmsvgaR3GboWrite(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo,
662 uint32_t off, void const *pvData, uint32_t cbData)
663{
664 return vmsvgaR3GboTransfer(pSvgaR3State, pGbo,
665 off, (void *)pvData, cbData,
666 VMSVGAGboTransferDirection_Write);
667}
668
669
670static int vmsvgaR3GboRead(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo,
671 uint32_t off, void *pvData, uint32_t cbData)
672{
673 return vmsvgaR3GboTransfer(pSvgaR3State, pGbo,
674 off, pvData, cbData,
675 VMSVGAGboTransferDirection_Read);
676}
677
678
679static int vmsvgaR3GboBackingStoreCreate(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo, uint32_t cbValid)
680{
681 int rc;
682
683 /* Just reread the data if pvHost has been allocated already. */
684 if (!(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED))
685 pGbo->pvHost = RTMemAllocZ(pGbo->cbTotal);
686
687 if (pGbo->pvHost)
688 {
689 cbValid = RT_MIN(cbValid, pGbo->cbTotal);
690 rc = vmsvgaR3GboRead(pSvgaR3State, pGbo, 0, pGbo->pvHost, cbValid);
691 }
692 else
693 rc = VERR_NO_MEMORY;
694
695 if (RT_SUCCESS(rc))
696 pGbo->fGboFlags |= VMSVGAGBO_F_HOST_BACKED;
697 else
698 {
699 RTMemFree(pGbo->pvHost);
700 pGbo->pvHost = NULL;
701 }
702 return rc;
703}
704
705
706static void vmsvgaR3GboBackingStoreDelete(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
707{
708 RT_NOREF(pSvgaR3State);
709 AssertReturnVoid(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED);
710 RTMemFree(pGbo->pvHost);
711 pGbo->pvHost = NULL;
712 pGbo->fGboFlags &= ~VMSVGAGBO_F_HOST_BACKED;
713}
714
715
716static int vmsvgaR3GboBackingStoreWriteToGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
717{
718 AssertReturn(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED, VERR_INVALID_STATE);
719 return vmsvgaR3GboWrite(pSvgaR3State, pGbo, 0, pGbo->pvHost, pGbo->cbTotal);
720}
721
722
723static int vmsvgaR3GboBackingStoreReadFromGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGbo)
724{
725 AssertReturn(pGbo->fGboFlags & VMSVGAGBO_F_HOST_BACKED, VERR_INVALID_STATE);
726 return vmsvgaR3GboRead(pSvgaR3State, pGbo, 0, pGbo->pvHost, pGbo->cbTotal);
727}
728
729static int vmsvgaR3GboCopy(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboDst, uint32_t offDst,
730 PVMSVGAGBO pGboSrc, uint32_t offSrc, uint32_t cbCopy)
731{
732 uint32_t const cbTmpBuf = GUEST_PAGE_SIZE;
733 void *pvTmpBuf = RTMemTmpAlloc(cbTmpBuf);
734 AssertPtrReturn(pvTmpBuf, VERR_NO_MEMORY);
735
736 int rc = VINF_SUCCESS;
737 while (cbCopy > 0)
738 {
739 uint32_t const cbToCopy = RT_MIN(cbTmpBuf, cbCopy);
740
741 rc = vmsvgaR3GboRead(pSvgaR3State, pGboSrc, offSrc, pvTmpBuf, cbToCopy);
742 AssertRCBreak(rc);
743
744 rc = vmsvgaR3GboWrite(pSvgaR3State, pGboDst, offDst, pvTmpBuf, cbToCopy);
745 AssertRCBreak(rc);
746
747 offSrc += cbToCopy;
748 offDst += cbToCopy;
749 cbCopy -= cbToCopy;
750 }
751
752 RTMemTmpFree(pvTmpBuf);
753 return rc;
754}
755
756
757/*
758 *
759 * Object Tables.
760 *
761 */
762
763static int vmsvgaR3OTableSetOrGrow(PVMSVGAR3STATE pSvgaR3State, SVGAOTableType type, PPN64 baseAddress,
764 uint32_t sizeInBytes, uint32 validSizeInBytes, SVGAMobFormat ptDepth, bool fGrow)
765{
766 ASSERT_GUEST_RETURN(type < RT_ELEMENTS(pSvgaR3State->aGboOTables), VERR_INVALID_PARAMETER);
767 ASSERT_GUEST_RETURN(sizeInBytes >= validSizeInBytes, VERR_INVALID_PARAMETER);
768 RT_UNTRUSTED_VALIDATED_FENCE();
769
770 ASSERT_GUEST_RETURN(pSvgaR3State->aGboOTables[type].cbTotal >= validSizeInBytes, VERR_INVALID_PARAMETER);
771
772 if (sizeInBytes > 0)
773 {
774 /* Create a new guest backed object for the object table. */
775 VMSVGAGBO gbo;
776 int rc = vmsvgaR3GboCreate(pSvgaR3State, ptDepth, baseAddress, sizeInBytes, &gbo);
777 AssertRCReturn(rc, rc);
778
779 /* If the guest sets a new OTable (fGrow == false), then it has already copied the valid data to the new GBO. */
780 if (fGrow && validSizeInBytes)
781 {
782 /* Copy data from old gbo to the new one. */
783 rc = vmsvgaR3GboCopy(pSvgaR3State, &gbo, 0, &pSvgaR3State->aGboOTables[type], 0, validSizeInBytes);
784 AssertRCReturnStmt(rc, vmsvgaR3GboDestroy(pSvgaR3State, &gbo), rc);
785 }
786
787 vmsvgaR3GboDestroy(pSvgaR3State, &pSvgaR3State->aGboOTables[type]);
788 pSvgaR3State->aGboOTables[type] = gbo;
789
790 }
791 else
792 vmsvgaR3GboDestroy(pSvgaR3State, &pSvgaR3State->aGboOTables[type]);
793
794 return VINF_SUCCESS;
795}
796
797
798static int vmsvgaR3OTableVerifyIndex(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboOTable,
799 uint32_t idx, uint32_t cbEntry)
800{
801 RT_NOREF(pSvgaR3State);
802
803 /* The table must exist and the index must be within the table. */
804 ASSERT_GUEST_RETURN(VMSVGA_IS_GBO_CREATED(pGboOTable), VERR_INVALID_PARAMETER);
805 ASSERT_GUEST_RETURN(idx < pGboOTable->cbTotal / cbEntry, VERR_INVALID_PARAMETER);
806 RT_UNTRUSTED_VALIDATED_FENCE();
807 return VINF_SUCCESS;
808}
809
810
811static int vmsvgaR3OTableRead(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboOTable,
812 uint32_t idx, uint32_t cbEntry,
813 void *pvData, uint32_t cbData)
814{
815 AssertReturn(cbData <= cbEntry, VERR_INVALID_PARAMETER);
816
817 int rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, pGboOTable, idx, cbEntry);
818 if (RT_SUCCESS(rc))
819 {
820 uint32_t const off = idx * cbEntry;
821 rc = vmsvgaR3GboRead(pSvgaR3State, pGboOTable, off, pvData, cbData);
822 }
823 return rc;
824}
825
826static int vmsvgaR3OTableWrite(PVMSVGAR3STATE pSvgaR3State, PVMSVGAGBO pGboOTable,
827 uint32_t idx, uint32_t cbEntry,
828 void const *pvData, uint32_t cbData)
829{
830 AssertReturn(cbData <= cbEntry, VERR_INVALID_PARAMETER);
831
832 int rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, pGboOTable, idx, cbEntry);
833 if (RT_SUCCESS(rc))
834 {
835 uint32_t const off = idx * cbEntry;
836 rc = vmsvgaR3GboWrite(pSvgaR3State, pGboOTable, off, pvData, cbData);
837 }
838 return rc;
839}
840
841
842int vmsvgaR3OTableReadSurface(PVMSVGAR3STATE pSvgaR3State, uint32_t sid, SVGAOTableSurfaceEntry *pEntrySurface)
843{
844 return vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
845 sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, pEntrySurface, sizeof(SVGAOTableSurfaceEntry));
846}
847
848
849/*
850 *
851 * The guest's Memory OBjects (MOB).
852 *
853 */
854
855static int vmsvgaR3MobCreate(PVMSVGAR3STATE pSvgaR3State,
856 SVGAMobFormat ptDepth, PPN64 baseAddress, uint32_t sizeInBytes, SVGAMobId mobid,
857 PVMSVGAMOB pMob)
858{
859 RT_ZERO(*pMob);
860
861 /* Update the entry in the pSvgaR3State->pGboOTableMob. */
862 SVGAOTableMobEntry entry;
863 entry.ptDepth = ptDepth;
864 entry.sizeInBytes = sizeInBytes;
865 entry.base = baseAddress;
866 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
867 mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE, &entry, sizeof(entry));
868 if (RT_SUCCESS(rc))
869 {
870 /* Create the corresponding GBO. */
871 rc = vmsvgaR3GboCreate(pSvgaR3State, ptDepth, baseAddress, sizeInBytes, &pMob->Gbo);
872 if (RT_SUCCESS(rc))
873 {
874 /* If a mob with this id already exists, then delete it. */
875 PVMSVGAMOB pOldMob = (PVMSVGAMOB)RTAvlU32Remove(&pSvgaR3State->MOBTree, mobid);
876 if (pOldMob)
877 {
878 /* This should not happen. */
879 ASSERT_GUEST_FAILED();
880 RTListNodeRemove(&pOldMob->nodeLRU);
881 vmsvgaR3GboDestroy(pSvgaR3State, &pOldMob->Gbo);
882 RTMemFree(pOldMob);
883 }
884
885 /* Add to the tree of known MOBs and the LRU list. */
886 pMob->Core.Key = mobid;
887 if (RTAvlU32Insert(&pSvgaR3State->MOBTree, &pMob->Core))
888 {
889 RTListPrepend(&pSvgaR3State->MOBLRUList, &pMob->nodeLRU);
890 return VINF_SUCCESS;
891 }
892
893 AssertFailedStmt(rc = VERR_INVALID_STATE);
894 vmsvgaR3GboDestroy(pSvgaR3State, &pMob->Gbo);
895 }
896 }
897
898 return rc;
899}
900
901
902static void vmsvgaR3MobFree(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
903{
904 vmsvgaR3GboDestroy(pSvgaR3State, &pMob->Gbo);
905 RTMemFree(pMob);
906}
907
908
909static int vmsvgaR3MobDestroy(PVMSVGAR3STATE pSvgaR3State, SVGAMobId mobid)
910{
911 /* Update the entry in the pSvgaR3State->pGboOTableMob. */
912 SVGAOTableMobEntry entry;
913 RT_ZERO(entry);
914 vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
915 mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE, &entry, sizeof(entry));
916
917 PVMSVGAMOB pMob = (PVMSVGAMOB)RTAvlU32Remove(&pSvgaR3State->MOBTree, mobid);
918 if (pMob)
919 {
920 RTListNodeRemove(&pMob->nodeLRU);
921 vmsvgaR3MobFree(pSvgaR3State, pMob);
922 return VINF_SUCCESS;
923 }
924
925 return VERR_INVALID_PARAMETER;
926}
927
928
929PVMSVGAMOB vmsvgaR3MobGet(PVMSVGAR3STATE pSvgaR3State, SVGAMobId RT_UNTRUSTED_GUEST mobid)
930{
931 if (mobid == SVGA_ID_INVALID)
932 return NULL;
933
934 PVMSVGAMOB pMob = (PVMSVGAMOB)RTAvlU32Get(&pSvgaR3State->MOBTree, mobid);
935 if (pMob)
936 {
937 /* Move to the head of the LRU list. */
938 RTListNodeRemove(&pMob->nodeLRU);
939 RTListPrepend(&pSvgaR3State->MOBLRUList, &pMob->nodeLRU);
940 }
941 else
942 ASSERT_GUEST_FAILED();
943
944 return pMob;
945}
946
947
948int vmsvgaR3MobWrite(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob,
949 uint32_t off, void const *pvData, uint32_t cbData)
950{
951 return vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, off, pvData, cbData);
952}
953
954
955int vmsvgaR3MobRead(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob,
956 uint32_t off, void *pvData, uint32_t cbData)
957{
958 return vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, off, pvData, cbData);
959}
960
961
962/** Create a host ring-3 pointer to the MOB data.
963 * Current approach is to allocate a host memory buffer and copy the guest MOB data if necessary.
964 * @param pSvgaR3State R3 device state.
965 * @param pMob The MOB.
966 * @param cbValid How many bytes of the guest backing memory contain valid data.
967 * @return VBox status.
968 */
969/** @todo uint32_t cbValid -> uint32_t offStart, uint32_t cbData */
970int vmsvgaR3MobBackingStoreCreate(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob, uint32_t cbValid)
971{
972 AssertReturn(pMob, VERR_INVALID_PARAMETER);
973 return vmsvgaR3GboBackingStoreCreate(pSvgaR3State, &pMob->Gbo, cbValid);
974}
975
976
977void vmsvgaR3MobBackingStoreDelete(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
978{
979 if (pMob)
980 vmsvgaR3GboBackingStoreDelete(pSvgaR3State, &pMob->Gbo);
981}
982
983
984int vmsvgaR3MobBackingStoreWriteToGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
985{
986 if (pMob)
987 return vmsvgaR3GboBackingStoreWriteToGuest(pSvgaR3State, &pMob->Gbo);
988 return VERR_INVALID_PARAMETER;
989}
990
991
992int vmsvgaR3MobBackingStoreReadFromGuest(PVMSVGAR3STATE pSvgaR3State, PVMSVGAMOB pMob)
993{
994 if (pMob)
995 return vmsvgaR3GboBackingStoreReadFromGuest(pSvgaR3State, &pMob->Gbo);
996 return VERR_INVALID_PARAMETER;
997}
998
999
1000void *vmsvgaR3MobBackingStorePtr(PVMSVGAMOB pMob, uint32_t off)
1001{
1002 if (pMob && (pMob->Gbo.fGboFlags & VMSVGAGBO_F_HOST_BACKED))
1003 {
1004 if (off <= pMob->Gbo.cbTotal)
1005 return (uint8_t *)pMob->Gbo.pvHost + off;
1006 }
1007 return NULL;
1008}
1009
1010
1011static DECLCALLBACK(int) vmsvgaR3MobFreeCb(PAVLU32NODECORE pNode, void *pvUser)
1012{
1013 PVMSVGAMOB pMob = (PVMSVGAMOB)pNode;
1014 PVMSVGAR3STATE pSvgaR3State = (PVMSVGAR3STATE)pvUser;
1015 vmsvgaR3MobFree(pSvgaR3State, pMob);
1016 return 0;
1017}
1018
1019
1020#endif /* VBOX_WITH_VMSVGA3D */
1021
1022
1023
1024void vmsvgaR3ResetSvgaState(PVGASTATE pThis, PVGASTATECC pThisCC)
1025{
1026#ifdef VBOX_WITH_VMSVGA3D
1027 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1028 RT_NOREF(pThis);
1029
1030 RTAvlU32Destroy(&pSvgaR3State->MOBTree, vmsvgaR3MobFreeCb, pSvgaR3State);
1031 RTListInit(&pSvgaR3State->MOBLRUList);
1032
1033 for (unsigned i = 0; i < RT_ELEMENTS(pSvgaR3State->aGboOTables); ++i)
1034 vmsvgaR3GboDestroy(pSvgaR3State, &pSvgaR3State->aGboOTables[i]);
1035#else
1036 RT_NOREF(pThis, pThisCC);
1037#endif
1038}
1039
1040
1041void vmsvgaR3TerminateSvgaState(PVGASTATE pThis, PVGASTATECC pThisCC)
1042{
1043 vmsvgaR3ResetSvgaState(pThis, pThisCC);
1044}
1045
1046
1047/*
1048 * Screen objects.
1049 */
1050VMSVGASCREENOBJECT *vmsvgaR3GetScreenObject(PVGASTATECC pThisCC, uint32_t idScreen)
1051{
1052 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
1053 if ( idScreen < (uint32_t)RT_ELEMENTS(pSVGAState->aScreens)
1054 && pSVGAState
1055 && pSVGAState->aScreens[idScreen].fDefined)
1056 {
1057 Assert(pSVGAState->aScreens[idScreen].idScreen == idScreen);
1058 return &pSVGAState->aScreens[idScreen];
1059 }
1060 return NULL;
1061}
1062
1063
1064int vmsvgaR3DestroyScreen(PVGASTATE pThis, PVGASTATECC pThisCC, VMSVGASCREENOBJECT *pScreen)
1065{
1066 pScreen->fModified = true;
1067 pScreen->fDefined = false;
1068
1069 /* Notify frontend that the screen is about to be deleted. */
1070 vmsvgaR3ChangeMode(pThis, pThisCC);
1071
1072#ifdef VBOX_WITH_VMSVGA3D
1073 if (RT_LIKELY(pThis->svga.f3DEnabled))
1074 vmsvga3dDestroyScreen(pThisCC, pScreen);
1075#endif
1076
1077 RTMemFree(pScreen->pvScreenBitmap);
1078 pScreen->pvScreenBitmap = NULL;
1079
1080 return VINF_SUCCESS;
1081}
1082
1083
1084void vmsvgaR3ResetScreens(PVGASTATE pThis, PVGASTATECC pThisCC)
1085{
1086 for (uint32_t idScreen = 0; idScreen < (uint32_t)RT_ELEMENTS(pThisCC->svga.pSvgaR3State->aScreens); ++idScreen)
1087 {
1088 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, idScreen);
1089 if (pScreen)
1090 vmsvgaR3DestroyScreen(pThis, pThisCC, pScreen);
1091 }
1092}
1093
1094
1095/**
1096 * Copy a rectangle of pixels within guest VRAM.
1097 */
1098static void vmsvgaR3RectCopy(PVGASTATECC pThisCC, VMSVGASCREENOBJECT const *pScreen, uint32_t srcX, uint32_t srcY,
1099 uint32_t dstX, uint32_t dstY, uint32_t width, uint32_t height, unsigned cbFrameBuffer)
1100{
1101 if (!width || !height)
1102 return; /* Nothing to do, don't even bother. */
1103
1104 /*
1105 * The guest VRAM (aka GFB) is considered to be a bitmap in the format
1106 * corresponding to the current display mode.
1107 */
1108 uint32_t const cbPixel = RT_ALIGN(pScreen->cBpp, 8) / 8;
1109 uint32_t const cbScanline = pScreen->cbPitch ? pScreen->cbPitch : width * cbPixel;
1110 uint8_t const *pSrc;
1111 uint8_t *pDst;
1112 unsigned const cbRectWidth = width * cbPixel;
1113 unsigned uMaxOffset;
1114
1115 uMaxOffset = (RT_MAX(srcY, dstY) + height) * cbScanline + (RT_MAX(srcX, dstX) + width) * cbPixel;
1116 if (uMaxOffset >= cbFrameBuffer)
1117 {
1118 Log(("Max offset (%u) too big for framebuffer (%u bytes), ignoring!\n", uMaxOffset, cbFrameBuffer));
1119 return; /* Just don't listen to a bad guest. */
1120 }
1121
1122 pSrc = pDst = pThisCC->pbVRam;
1123 pSrc += srcY * cbScanline + srcX * cbPixel;
1124 pDst += dstY * cbScanline + dstX * cbPixel;
1125
1126 if (srcY >= dstY)
1127 {
1128 /* Source below destination, copy top to bottom. */
1129 for (; height > 0; height--)
1130 {
1131 memmove(pDst, pSrc, cbRectWidth);
1132 pSrc += cbScanline;
1133 pDst += cbScanline;
1134 }
1135 }
1136 else
1137 {
1138 /* Source above destination, copy bottom to top. */
1139 pSrc += cbScanline * (height - 1);
1140 pDst += cbScanline * (height - 1);
1141 for (; height > 0; height--)
1142 {
1143 memmove(pDst, pSrc, cbRectWidth);
1144 pSrc -= cbScanline;
1145 pDst -= cbScanline;
1146 }
1147 }
1148}
1149
1150
1151/**
1152 * Common worker for changing the pointer shape.
1153 *
1154 * @param pThisCC The VGA/VMSVGA state for ring-3.
1155 * @param pSVGAState The VMSVGA ring-3 instance data.
1156 * @param fAlpha Whether there is alpha or not.
1157 * @param xHot Hotspot x coordinate.
1158 * @param yHot Hotspot y coordinate.
1159 * @param cx Width.
1160 * @param cy Height.
1161 * @param pbData Heap copy of the cursor data. Consumed.
1162 * @param cbData The size of the data.
1163 */
1164static void vmsvgaR3InstallNewCursor(PVGASTATECC pThisCC, PVMSVGAR3STATE pSVGAState, bool fAlpha,
1165 uint32_t xHot, uint32_t yHot, uint32_t cx, uint32_t cy, uint8_t *pbData, uint32_t cbData)
1166{
1167 LogRel2(("vmsvgaR3InstallNewCursor: cx=%d cy=%d xHot=%d yHot=%d fAlpha=%d cbData=%#x\n", cx, cy, xHot, yHot, fAlpha, cbData));
1168#ifdef LOG_ENABLED
1169 if (LogIs2Enabled())
1170 {
1171 uint32_t cbAndLine = RT_ALIGN(cx, 8) / 8;
1172 if (!fAlpha)
1173 {
1174 Log2(("VMSVGA Cursor AND mask (%d,%d):\n", cx, cy));
1175 for (uint32_t y = 0; y < cy; y++)
1176 {
1177 Log2(("%3u:", y));
1178 uint8_t const *pbLine = &pbData[y * cbAndLine];
1179 for (uint32_t x = 0; x < cx; x += 8)
1180 {
1181 uint8_t b = pbLine[x / 8];
1182 char szByte[12];
1183 szByte[0] = b & 0x80 ? '*' : ' '; /* most significant bit first */
1184 szByte[1] = b & 0x40 ? '*' : ' ';
1185 szByte[2] = b & 0x20 ? '*' : ' ';
1186 szByte[3] = b & 0x10 ? '*' : ' ';
1187 szByte[4] = b & 0x08 ? '*' : ' ';
1188 szByte[5] = b & 0x04 ? '*' : ' ';
1189 szByte[6] = b & 0x02 ? '*' : ' ';
1190 szByte[7] = b & 0x01 ? '*' : ' ';
1191 szByte[8] = '\0';
1192 Log2(("%s", szByte));
1193 }
1194 Log2(("\n"));
1195 }
1196 }
1197
1198 Log2(("VMSVGA Cursor XOR mask (%d,%d):\n", cx, cy));
1199 uint32_t const *pu32Xor = (uint32_t const *)&pbData[RT_ALIGN_32(cbAndLine * cy, 4)];
1200 for (uint32_t y = 0; y < cy; y++)
1201 {
1202 Log2(("%3u:", y));
1203 uint32_t const *pu32Line = &pu32Xor[y * cx];
1204 for (uint32_t x = 0; x < cx; x++)
1205 Log2((" %08x", pu32Line[x]));
1206 Log2(("\n"));
1207 }
1208 }
1209#endif
1210
1211 int rc = pThisCC->pDrv->pfnVBVAMousePointerShape(pThisCC->pDrv, true /*fVisible*/, fAlpha, xHot, yHot, cx, cy, pbData);
1212 AssertRC(rc);
1213
1214 if (pSVGAState->Cursor.fActive)
1215 RTMemFreeZ(pSVGAState->Cursor.pData, pSVGAState->Cursor.cbData);
1216
1217 pSVGAState->Cursor.fActive = true;
1218 pSVGAState->Cursor.xHotspot = xHot;
1219 pSVGAState->Cursor.yHotspot = yHot;
1220 pSVGAState->Cursor.width = cx;
1221 pSVGAState->Cursor.height = cy;
1222 pSVGAState->Cursor.cbData = cbData;
1223 pSVGAState->Cursor.pData = pbData;
1224}
1225
1226
1227#ifdef VBOX_WITH_VMSVGA3D
1228
1229/*
1230 * SVGA_3D_CMD_* handlers.
1231 */
1232
1233
1234/** SVGA_3D_CMD_SURFACE_DEFINE 1040, SVGA_3D_CMD_SURFACE_DEFINE_V2 1070
1235 *
1236 * @param pThisCC The VGA/VMSVGA state for the current context.
1237 * @param pCmd The VMSVGA command.
1238 * @param cMipLevelSizes Number of elements in the paMipLevelSizes array.
1239 * @param paMipLevelSizes Arrays of surface sizes for each face and miplevel.
1240 */
1241static void vmsvga3dCmdDefineSurface(PVGASTATECC pThisCC, SVGA3dCmdDefineSurface_v2 const *pCmd,
1242 uint32_t cMipLevelSizes, SVGA3dSize *paMipLevelSizes)
1243{
1244 ASSERT_GUEST_RETURN_VOID(pCmd->sid < SVGA3D_MAX_SURFACE_IDS);
1245 ASSERT_GUEST_RETURN_VOID(cMipLevelSizes >= 1);
1246 RT_UNTRUSTED_VALIDATED_FENCE();
1247
1248 /* Number of faces (cFaces) is specified as the number of the first non-zero elements in the 'face' array.
1249 * Since only plain surfaces (cFaces == 1) and cubemaps (cFaces == 6) are supported
1250 * (see also SVGA3dCmdDefineSurface definition in svga3d_reg.h), we ignore anything else.
1251 */
1252 uint32_t cRemainingMipLevels = cMipLevelSizes;
1253 uint32_t cFaces = 0;
1254 for (uint32_t i = 0; i < SVGA3D_MAX_SURFACE_FACES; ++i)
1255 {
1256 if (pCmd->face[i].numMipLevels == 0)
1257 break;
1258
1259 /* All SVGA3dSurfaceFace structures must have the same value of numMipLevels field */
1260 ASSERT_GUEST_RETURN_VOID(pCmd->face[i].numMipLevels == pCmd->face[0].numMipLevels);
1261
1262 /* numMipLevels value can't be greater than the number of remaining elements in the paMipLevelSizes array. */
1263 ASSERT_GUEST_RETURN_VOID(pCmd->face[i].numMipLevels <= cRemainingMipLevels);
1264 cRemainingMipLevels -= pCmd->face[i].numMipLevels;
1265
1266 ++cFaces;
1267 }
1268 for (uint32_t i = cFaces; i < SVGA3D_MAX_SURFACE_FACES; ++i)
1269 ASSERT_GUEST_RETURN_VOID(pCmd->face[i].numMipLevels == 0);
1270
1271 /* cFaces must be 6 for a cubemap and 1 otherwise. */
1272 ASSERT_GUEST_RETURN_VOID(cFaces == (uint32_t)((pCmd->surfaceFlags & SVGA3D_SURFACE_CUBEMAP) ? 6 : 1));
1273
1274 /* Sum of face[i].numMipLevels must be equal to cMipLevels. */
1275 ASSERT_GUEST_RETURN_VOID(cRemainingMipLevels == 0);
1276 RT_UNTRUSTED_VALIDATED_FENCE();
1277
1278 /* Verify paMipLevelSizes */
1279 uint32_t cWidth = paMipLevelSizes[0].width;
1280 uint32_t cHeight = paMipLevelSizes[0].height;
1281 uint32_t cDepth = paMipLevelSizes[0].depth;
1282 for (uint32_t i = 1; i < pCmd->face[0].numMipLevels; ++i)
1283 {
1284 cWidth >>= 1;
1285 if (cWidth == 0) cWidth = 1;
1286 cHeight >>= 1;
1287 if (cHeight == 0) cHeight = 1;
1288 cDepth >>= 1;
1289 if (cDepth == 0) cDepth = 1;
1290 for (uint32_t iFace = 0; iFace < cFaces; ++iFace)
1291 {
1292 uint32_t const iMipLevelSize = iFace * pCmd->face[0].numMipLevels + i;
1293 ASSERT_GUEST_RETURN_VOID( cWidth == paMipLevelSizes[iMipLevelSize].width
1294 && cHeight == paMipLevelSizes[iMipLevelSize].height
1295 && cDepth == paMipLevelSizes[iMipLevelSize].depth);
1296 }
1297 }
1298 RT_UNTRUSTED_VALIDATED_FENCE();
1299
1300 /* Create the surface. */
1301 SVGA3dMSPattern const multisamplePattern = pCmd->multisampleCount > 1 ? SVGA3D_MS_PATTERN_STANDARD : SVGA3D_MS_PATTERN_NONE;
1302 SVGA3dMSQualityLevel const qualityLevel = pCmd->multisampleCount > 1 ? SVGA3D_MS_QUALITY_FULL : SVGA3D_MS_QUALITY_NONE;
1303 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
1304 pCmd->multisampleCount, multisamplePattern, qualityLevel, pCmd->autogenFilter,
1305 pCmd->face[0].numMipLevels, &paMipLevelSizes[0], /* arraySize = */ 0, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ true);
1306}
1307
1308
1309/* SVGA_3D_CMD_SET_OTABLE_BASE 1091 */
1310static void vmsvga3dCmdSetOTableBase(PVGASTATECC pThisCC, SVGA3dCmdSetOTableBase const *pCmd)
1311{
1312 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1313 vmsvgaR3OTableSetOrGrow(pSvgaR3State, pCmd->type, pCmd->baseAddress,
1314 pCmd->sizeInBytes, pCmd->validSizeInBytes, pCmd->ptDepth, /*fGrow*/ false);
1315}
1316
1317
1318/* SVGA_3D_CMD_DEFINE_GB_MOB 1093 */
1319static void vmsvga3dCmdDefineGBMob(PVGASTATECC pThisCC, SVGA3dCmdDefineGBMob const *pCmd)
1320{
1321 DEBUG_BREAKPOINT_TEST();
1322 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1323
1324 ASSERT_GUEST_RETURN_VOID(pCmd->mobid != SVGA_ID_INVALID); /* The guest should not use this id. */
1325
1326 /* Maybe just update the OTable and create Gbo when the MOB is actually accessed? */
1327 /* Allocate a structure for the MOB. */
1328 PVMSVGAMOB pMob = (PVMSVGAMOB)RTMemAllocZ(sizeof(*pMob));
1329 AssertPtrReturnVoid(pMob);
1330
1331 int rc = vmsvgaR3MobCreate(pSvgaR3State, pCmd->ptDepth, pCmd->base, pCmd->sizeInBytes, pCmd->mobid, pMob);
1332 if (RT_SUCCESS(rc))
1333 {
1334 return;
1335 }
1336
1337 AssertFailed();
1338
1339 RTMemFree(pMob);
1340}
1341
1342
1343/* SVGA_3D_CMD_DESTROY_GB_MOB 1094 */
1344static void vmsvga3dCmdDestroyGBMob(PVGASTATECC pThisCC, SVGA3dCmdDestroyGBMob const *pCmd)
1345{
1346 //DEBUG_BREAKPOINT_TEST();
1347 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1348
1349 ASSERT_GUEST_RETURN_VOID(pCmd->mobid != SVGA_ID_INVALID); /* The guest should not use this id. */
1350
1351 int rc = vmsvgaR3MobDestroy(pSvgaR3State, pCmd->mobid);
1352 if (RT_SUCCESS(rc))
1353 {
1354 return;
1355 }
1356
1357 AssertFailed();
1358}
1359
1360
1361/* SVGA_3D_CMD_DEFINE_GB_SURFACE 1097 */
1362static void vmsvga3dCmdDefineGBSurface(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface const *pCmd)
1363{
1364 //DEBUG_BREAKPOINT_TEST();
1365 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1366
1367 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
1368 SVGAOTableSurfaceEntry entry;
1369 RT_ZERO(entry);
1370 entry.format = pCmd->format;
1371 entry.surface1Flags = pCmd->surfaceFlags;
1372 entry.numMipLevels = pCmd->numMipLevels;
1373 entry.multisampleCount = pCmd->multisampleCount;
1374 entry.autogenFilter = pCmd->autogenFilter;
1375 entry.size = pCmd->size;
1376 entry.mobid = SVGA_ID_INVALID;
1377 // entry.arraySize = 0;
1378 // entry.mobPitch = 0;
1379 // entry.surface2Flags = 0;
1380 // entry.multisamplePattern = 0;
1381 // entry.qualityLevel = 0;
1382 // entry.bufferByteStride = 0;
1383 // entry.minLOD = 0;
1384 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1385 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1386 if (RT_SUCCESS(rc))
1387 {
1388 /* Create the host surface. */
1389 SVGA3dMSPattern const multisamplePattern = pCmd->multisampleCount > 1 ? SVGA3D_MS_PATTERN_STANDARD : SVGA3D_MS_PATTERN_NONE;
1390 SVGA3dMSQualityLevel const qualityLevel = pCmd->multisampleCount > 1 ? SVGA3D_MS_QUALITY_FULL : SVGA3D_MS_QUALITY_NONE;
1391 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
1392 pCmd->multisampleCount, multisamplePattern, qualityLevel, pCmd->autogenFilter,
1393 pCmd->numMipLevels, &pCmd->size, /* arraySize = */ 0, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ false);
1394 }
1395}
1396
1397
1398/* SVGA_3D_CMD_DESTROY_GB_SURFACE 1098 */
1399static void vmsvga3dCmdDestroyGBSurface(PVGASTATECC pThisCC, SVGA3dCmdDestroyGBSurface const *pCmd)
1400{
1401 //DEBUG_BREAKPOINT_TEST();
1402 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1403
1404 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
1405 SVGAOTableSurfaceEntry entry;
1406 RT_ZERO(entry);
1407 entry.mobid = SVGA_ID_INVALID;
1408 vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1409 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1410
1411 vmsvga3dSurfaceDestroy(pThisCC, pCmd->sid);
1412}
1413
1414
1415/* SVGA_3D_CMD_BIND_GB_SURFACE 1099 */
1416static void vmsvga3dCmdBindGBSurface(PVGASTATECC pThisCC, SVGA3dCmdBindGBSurface const *pCmd)
1417{
1418 //DEBUG_BREAKPOINT_TEST();
1419 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1420
1421 /* Assign the mobid to the surface. */
1422 int rc = VINF_SUCCESS;
1423 if (pCmd->mobid != SVGA_ID_INVALID)
1424 rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
1425 pCmd->mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE);
1426 if (RT_SUCCESS(rc))
1427 {
1428 SVGAOTableSurfaceEntry entry;
1429 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1430 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1431 if (RT_SUCCESS(rc))
1432 {
1433 entry.mobid = pCmd->mobid;
1434 rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1435 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
1436 if (RT_SUCCESS(rc))
1437 {
1438 /* */
1439 }
1440 }
1441 }
1442}
1443
1444
1445typedef union
1446{
1447 float f;
1448 uint32_t u;
1449} Unsigned2Float;
1450
1451float float16ToFloat(uint16_t f16)
1452{
1453 /* Format specs from Wiki: [15] = sign, [14:10] = exponent, [9:0] = fraction */
1454 uint16_t const f = f16 & 0x3FF;
1455 uint16_t const e = (f16 >> 10) & 0x1F;
1456 uint16_t const s = (f16 >> 15) & 0x1;
1457 Unsigned2Float u2f;
1458
1459 if (e == 0)
1460 {
1461 if (f == 0)
1462 {
1463 /* zero, -0 */
1464 u2f.u = (s << 31) | (0 << 23) | 0;
1465 return u2f.f;
1466 }
1467
1468 /* subnormal numbers: (-1)^signbit * 2^-14 * 0.significantbits */
1469 float const k = 1.0f / 16384.0f; /* 2^-14 */
1470 return (s ? -1.0f : 1.0f) * k * (float)f / 1024.0f;
1471 }
1472
1473 if (e == 31)
1474 {
1475 if (f == 0)
1476 {
1477 /* +-infinity */
1478 u2f.u = (s << 31) | (0xFF << 23) | 0;
1479 return u2f.f;
1480 }
1481
1482 /* NaN */
1483 u2f.u = (s << 31) | (0xFF << 23) | 1;
1484 return u2f.f;
1485 }
1486
1487 /* normalized value: (-1)^signbit * 2^(exponent - 15) * 1.significantbits */
1488 /* Build the float, adjusting for exponent bias (float32 bias is 127, float16 is 15)
1489 * and number of bits in the fraction (float32 has 23, float16 has 10). */
1490 u2f.u = (s << 31) | ((e + 127 - 15) << 23) | (f << (23 - 10));
1491 return u2f.f;
1492}
1493
1494
1495static int vmsvga3dBmpWrite(const char *pszFilename, VMSVGA3D_MAPPED_SURFACE const *pMap)
1496{
1497 if ( pMap->cbBlock != 4 && pMap->cbBlock != 2 && pMap->cbBlock != 1
1498 && pMap->format != SVGA3D_R16G16B16A16_FLOAT
1499 && pMap->format != SVGA3D_R32G32B32A32_FLOAT)
1500 return VERR_NOT_SUPPORTED;
1501
1502 int const w = pMap->cbRow / pMap->cbBlock;
1503 int const h = pMap->cRows;
1504
1505 int const cbBitmap = pMap->cbRow * pMap->cRows;
1506 int const cBits = ( pMap->format == SVGA3D_R16G16B16A16_FLOAT
1507 || pMap->format == SVGA3D_R32G32B32A32_FLOAT)
1508 ? 32
1509 : pMap->cbBlock * 8;
1510
1511 FILE *f = fopen(pszFilename, "wb");
1512 if (!f)
1513 return VERR_FILE_NOT_FOUND;
1514
1515 /* Always write 32 bit bitmap which can be displayed. */
1516#ifdef RT_OS_WINDOWS
1517 if (cBits == 32)
1518 {
1519 BMPFILEHDR fileHdr;
1520 RT_ZERO(fileHdr);
1521 fileHdr.uType = BMP_HDR_MAGIC;
1522 fileHdr.cbFileSize = sizeof(fileHdr) + sizeof(BITMAPV4HEADER) + cbBitmap;
1523 fileHdr.offBits = sizeof(fileHdr) + sizeof(BITMAPV4HEADER);
1524
1525 BITMAPV4HEADER hdrV4;
1526 RT_ZERO(hdrV4);
1527 hdrV4.bV4Size = sizeof(hdrV4);
1528 hdrV4.bV4Width = w;
1529 hdrV4.bV4Height = -h;
1530 hdrV4.bV4Planes = 1;
1531 hdrV4.bV4BitCount = 32;
1532 hdrV4.bV4V4Compression = BI_BITFIELDS;
1533 hdrV4.bV4SizeImage = cbBitmap;
1534 hdrV4.bV4XPelsPerMeter = 2835;
1535 hdrV4.bV4YPelsPerMeter = 2835;
1536 // hdrV4.bV4ClrUsed = 0;
1537 // hdrV4.bV4ClrImportant = 0;
1538 hdrV4.bV4RedMask = 0x00ff0000;
1539 hdrV4.bV4GreenMask = 0x0000ff00;
1540 hdrV4.bV4BlueMask = 0x000000ff;
1541 hdrV4.bV4AlphaMask = 0xff000000;
1542 hdrV4.bV4CSType = LCS_WINDOWS_COLOR_SPACE;
1543 // hdrV4.bV4Endpoints = {0};
1544 // hdrV4.bV4GammaRed = 0;
1545 // hdrV4.bV4GammaGreen = 0;
1546 // hdrV4.bV4GammaBlue = 0;
1547
1548 fwrite(&fileHdr, 1, sizeof(fileHdr), f);
1549 fwrite(&hdrV4, 1, sizeof(hdrV4), f);
1550 }
1551 else
1552#endif
1553 {
1554 BMPFILEHDR fileHdr;
1555 RT_ZERO(fileHdr);
1556 fileHdr.uType = BMP_HDR_MAGIC;
1557 fileHdr.cbFileSize = sizeof(BMPFILEHDR) + sizeof(BMPWIN3XINFOHDR) + cbBitmap;
1558 fileHdr.offBits = sizeof(BMPFILEHDR) + sizeof(BMPWIN3XINFOHDR);
1559
1560 BMPWIN3XINFOHDR coreHdr;
1561 RT_ZERO(coreHdr);
1562 coreHdr.cbSize = sizeof(coreHdr);
1563 coreHdr.uWidth = w;
1564 coreHdr.uHeight = -h;
1565 coreHdr.cPlanes = 1;
1566 coreHdr.cBits = 32;
1567 coreHdr.cbSizeImage = cbBitmap;
1568
1569 fwrite(&fileHdr, 1, sizeof(fileHdr), f);
1570 fwrite(&coreHdr, 1, sizeof(coreHdr), f);
1571 }
1572
1573 if (pMap->format == SVGA3D_R16G16B16A16_FLOAT)
1574 {
1575 const uint8_t *s = (uint8_t *)pMap->pvData;
1576 for (int32_t y = 0; y < h; ++y)
1577 {
1578 for (int32_t x = 0; x < w; ++x)
1579 {
1580 uint16_t const *pu16Pixel = (uint16_t *)(s + x * 8);
1581 uint8_t r = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[0]));
1582 uint8_t g = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[1]));
1583 uint8_t b = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[2]));
1584 uint8_t a = (uint8_t)(255.0 * float16ToFloat(pu16Pixel[3]));
1585 uint32_t u32Pixel = b + (g << 8) + (r << 16) + (a << 24);
1586 fwrite(&u32Pixel, 1, 4, f);
1587 }
1588
1589 s += pMap->cbRowPitch;
1590 }
1591 }
1592 else if (pMap->format == SVGA3D_R32G32B32A32_FLOAT)
1593 {
1594 const uint8_t *s = (uint8_t *)pMap->pvData;
1595 for (int32_t y = 0; y < h; ++y)
1596 {
1597 for (int32_t x = 0; x < w; ++x)
1598 {
1599 float const *pPixel = (float *)(s + x * 8);
1600 uint8_t r = (uint8_t)(255.0 * pPixel[0]);
1601 uint8_t g = (uint8_t)(255.0 * pPixel[1]);
1602 uint8_t b = (uint8_t)(255.0 * pPixel[2]);
1603 uint8_t a = (uint8_t)(255.0 * pPixel[3]);
1604 uint32_t u32Pixel = b + (g << 8) + (r << 16) + (a << 24);
1605 fwrite(&u32Pixel, 1, 4, f);
1606 }
1607
1608 s += pMap->cbRowPitch;
1609 }
1610 }
1611 else if (pMap->cbBlock == 4)
1612 {
1613 const uint8_t *s = (uint8_t *)pMap->pvData;
1614 for (uint32_t iRow = 0; iRow < pMap->cRows; ++iRow)
1615 {
1616 fwrite(s, 1, pMap->cbRow, f);
1617
1618 s += pMap->cbRowPitch;
1619 }
1620 }
1621 else if (pMap->cbBlock == 2)
1622 {
1623 const uint8_t *s = (uint8_t *)pMap->pvData;
1624 for (uint32_t iRow = 0; iRow < pMap->cRows; ++iRow)
1625 {
1626 for (int32_t x = 0; x < w; ++x)
1627 {
1628 uint16_t const *pPixel = (uint16_t *)(s + x * sizeof(uint16_t));
1629 uint32_t u32Pixel = *pPixel;
1630 fwrite(&u32Pixel, 1, 4, f);
1631 }
1632
1633 s += pMap->cbRowPitch;
1634 }
1635 }
1636 else if (pMap->cbBlock == 1)
1637 {
1638 const uint8_t *s = (uint8_t *)pMap->pvData;
1639 for (uint32_t iRow = 0; iRow < pMap->cRows; ++iRow)
1640 {
1641 for (int32_t x = 0; x < w; ++x)
1642 {
1643 uint32_t u32Pixel = s[x];
1644 fwrite(&u32Pixel, 1, 4, f);
1645 }
1646
1647 s += pMap->cbRowPitch;
1648 }
1649 }
1650
1651 fclose(f);
1652
1653 return VINF_SUCCESS;
1654}
1655
1656
1657void vmsvga3dMapWriteBmpFile(VMSVGA3D_MAPPED_SURFACE const *pMap, char const *pszPrefix)
1658{
1659 static int idxBitmap = 0;
1660 char *pszFilename = RTStrAPrintf2("bmp\\%s%d.bmp", pszPrefix, idxBitmap++);
1661 int rc = vmsvga3dBmpWrite(pszFilename, pMap);
1662 Log(("WriteBmpFile %s format %d %Rrc\n", pszFilename, pMap->format, rc)); RT_NOREF(rc);
1663 RTStrFree(pszFilename);
1664}
1665
1666
1667static int vmsvgaR3TransferSurfaceLevel(PVGASTATECC pThisCC,
1668 PVMSVGAMOB pMob,
1669 SVGA3dSurfaceImageId const *pImage,
1670 SVGA3dBox const *pBox,
1671 SVGA3dTransferType enmTransfer)
1672{
1673 if (vmsvga3dIsMultisampleSurface(pThisCC, pImage->sid))
1674 {
1675 /* Multisample surfaces can't be accessed. Skip. */
1676 return VINF_SUCCESS;
1677 }
1678
1679 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1680
1681 VMSVGA3D_SURFACE_MAP enmMapType;
1682 if (enmTransfer == SVGA3D_WRITE_HOST_VRAM)
1683 enmMapType = pBox
1684 ? VMSVGA3D_SURFACE_MAP_WRITE
1685 : VMSVGA3D_SURFACE_MAP_WRITE_DISCARD;
1686 else if (enmTransfer == SVGA3D_READ_HOST_VRAM)
1687 enmMapType = VMSVGA3D_SURFACE_MAP_READ;
1688 else
1689 AssertFailedReturn(VERR_INVALID_PARAMETER);
1690
1691 VMSVGA3D_MAPPED_SURFACE map;
1692 int rc = vmsvga3dSurfaceMap(pThisCC, pImage, pBox, enmMapType, &map);
1693 if (RT_SUCCESS(rc))
1694 {
1695 /* Copy mapped surface <-> MOB. */
1696 VMSGA3D_BOX_DIMENSIONS dims;
1697 rc = vmsvga3dGetBoxDimensions(pThisCC, pImage, pBox, &dims);
1698 if (RT_SUCCESS(rc))
1699 {
1700 for (uint32_t z = 0; z < map.box.d; ++z)
1701 {
1702 uint8_t *pu8Map = (uint8_t *)map.pvData + z * map.cbDepthPitch;
1703 uint32_t offMob = dims.offSubresource + dims.offBox + z * dims.cbDepthPitch;
1704
1705 for (uint32_t iRow = 0; iRow < map.cRows; ++iRow)
1706 {
1707 if (enmTransfer == SVGA3D_READ_HOST_VRAM)
1708 rc = vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, offMob, pu8Map, dims.cbRow);
1709 else
1710 rc = vmsvgaR3GboRead(pSvgaR3State, &pMob->Gbo, offMob, pu8Map, dims.cbRow);
1711 AssertRCBreak(rc);
1712
1713 pu8Map += map.cbRowPitch;
1714 offMob += dims.cbPitch;
1715 }
1716 }
1717 }
1718
1719 // vmsvga3dMapWriteBmpFile(&map, "Dynamic");
1720
1721 bool const fWritten = (enmTransfer == SVGA3D_WRITE_HOST_VRAM);
1722 vmsvga3dSurfaceUnmap(pThisCC, pImage, &map, fWritten);
1723 }
1724
1725 return rc;
1726}
1727
1728
1729/* SVGA_3D_CMD_UPDATE_GB_IMAGE 1101 */
1730static void vmsvga3dCmdUpdateGBImage(PVGASTATECC pThisCC, SVGA3dCmdUpdateGBImage const *pCmd)
1731{
1732 //DEBUG_BREAKPOINT_TEST();
1733 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1734
1735 LogFlowFunc(("sid=%u @%u,%u,%u %ux%ux%u\n",
1736 pCmd->image.sid, pCmd->box.x, pCmd->box.y, pCmd->box.z, pCmd->box.w, pCmd->box.h, pCmd->box.d));
1737
1738/*
1739 SVGA3dSurfaceFormat format;
1740 SVGA3dSurface1Flags surface1Flags;
1741 uint32 numMipLevels;
1742 uint32 multisampleCount;
1743 SVGA3dTextureFilter autogenFilter;
1744 SVGA3dSize size;
1745 SVGAMobId mobid;
1746 uint32 arraySize;
1747 uint32 mobPitch;
1748 SVGA3dSurface2Flags surface2Flags;
1749 uint8 multisamplePattern;
1750 uint8 qualityLevel;
1751 uint16 bufferByteStride;
1752 float minLOD;
1753*/
1754
1755 /* "update a surface from its backing MOB." */
1756 SVGAOTableSurfaceEntry entrySurface;
1757 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1758 pCmd->image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1759 if (RT_SUCCESS(rc))
1760 {
1761 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1762 if (pMob)
1763 {
1764 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &pCmd->image, &pCmd->box, SVGA3D_WRITE_HOST_VRAM);
1765 AssertRC(rc);
1766 }
1767 }
1768}
1769
1770
1771/* SVGA_3D_CMD_UPDATE_GB_SURFACE 1102 */
1772static void vmsvga3dCmdUpdateGBSurface(PVGASTATECC pThisCC, SVGA3dCmdUpdateGBSurface const *pCmd)
1773{
1774 //DEBUG_BREAKPOINT_TEST();
1775 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1776
1777 LogFlowFunc(("sid=%u\n",
1778 pCmd->sid));
1779
1780 /* "update a surface from its backing MOB." */
1781 SVGAOTableSurfaceEntry entrySurface;
1782 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1783 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1784 if (RT_SUCCESS(rc))
1785 {
1786 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1787 if (pMob)
1788 {
1789 uint32 const arraySize = vmsvga3dGetArrayElements(pThisCC, pCmd->sid);
1790 for (uint32_t iArray = 0; iArray < arraySize; ++iArray)
1791 {
1792 for (uint32_t iMipmap = 0; iMipmap < entrySurface.numMipLevels; ++iMipmap)
1793 {
1794 SVGA3dSurfaceImageId image;
1795 image.sid = pCmd->sid;
1796 image.face = iArray;
1797 image.mipmap = iMipmap;
1798
1799 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, /* all pBox = */ NULL, SVGA3D_WRITE_HOST_VRAM);
1800 AssertRCBreak(rc);
1801 }
1802 }
1803 }
1804 }
1805}
1806
1807
1808/* SVGA_3D_CMD_READBACK_GB_IMAGE 1103 */
1809static void vmsvga3dCmdReadbackGBImage(PVGASTATECC pThisCC, SVGA3dCmdReadbackGBImage const *pCmd)
1810{
1811 //DEBUG_BREAKPOINT_TEST();
1812 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1813
1814 LogFlowFunc(("sid=%u, face=%u, mipmap=%u\n",
1815 pCmd->image.sid, pCmd->image.face, pCmd->image.mipmap));
1816
1817 /* Read a surface to its backing MOB. */
1818 SVGAOTableSurfaceEntry entrySurface;
1819 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1820 pCmd->image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1821 if (RT_SUCCESS(rc))
1822 {
1823 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1824 if (pMob)
1825 {
1826 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &pCmd->image, /* all pBox = */ NULL, SVGA3D_READ_HOST_VRAM);
1827 AssertRC(rc);
1828 }
1829 }
1830}
1831
1832
1833/* SVGA_3D_CMD_READBACK_GB_SURFACE 1104 */
1834static void vmsvga3dCmdReadbackGBSurface(PVGASTATECC pThisCC, SVGA3dCmdReadbackGBSurface const *pCmd)
1835{
1836 //DEBUG_BREAKPOINT_TEST();
1837 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1838
1839 LogFlowFunc(("sid=%u\n",
1840 pCmd->sid));
1841
1842 /* Read a surface to its backing MOB. */
1843 SVGAOTableSurfaceEntry entrySurface;
1844 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1845 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
1846 if (RT_SUCCESS(rc))
1847 {
1848 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
1849 if (pMob)
1850 {
1851 uint32 const arraySize = vmsvga3dGetArrayElements(pThisCC, pCmd->sid);
1852 for (uint32_t iArray = 0; iArray < arraySize; ++iArray)
1853 {
1854 for (uint32_t iMipmap = 0; iMipmap < entrySurface.numMipLevels; ++iMipmap)
1855 {
1856 SVGA3dSurfaceImageId image;
1857 image.sid = pCmd->sid;
1858 image.face = iArray;
1859 image.mipmap = iMipmap;
1860
1861 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, /* all pBox = */ NULL, SVGA3D_READ_HOST_VRAM);
1862 AssertRCBreak(rc);
1863 }
1864 }
1865 }
1866 }
1867}
1868
1869
1870/* SVGA_3D_CMD_INVALIDATE_GB_IMAGE 1105 */
1871static void vmsvga3dCmdInvalidateGBImage(PVGASTATECC pThisCC, SVGA3dCmdInvalidateGBImage const *pCmd)
1872{
1873 //DEBUG_BREAKPOINT_TEST();
1874 vmsvga3dSurfaceInvalidate(pThisCC, pCmd->image.sid, pCmd->image.face, pCmd->image.mipmap);
1875}
1876
1877
1878/* SVGA_3D_CMD_INVALIDATE_GB_SURFACE 1106 */
1879static void vmsvga3dCmdInvalidateGBSurface(PVGASTATECC pThisCC, SVGA3dCmdInvalidateGBSurface const *pCmd)
1880{
1881 //DEBUG_BREAKPOINT_TEST();
1882 vmsvga3dSurfaceInvalidate(pThisCC, pCmd->sid, SVGA_ID_INVALID, SVGA_ID_INVALID);
1883}
1884
1885
1886/* SVGA_3D_CMD_SET_OTABLE_BASE64 1115 */
1887static void vmsvga3dCmdSetOTableBase64(PVGASTATECC pThisCC, SVGA3dCmdSetOTableBase64 const *pCmd)
1888{
1889 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1890 vmsvgaR3OTableSetOrGrow(pSvgaR3State, pCmd->type, pCmd->baseAddress,
1891 pCmd->sizeInBytes, pCmd->validSizeInBytes, pCmd->ptDepth, /*fGrow*/ false);
1892}
1893
1894
1895/* SVGA_3D_CMD_DEFINE_GB_SCREENTARGET 1124 */
1896static void vmsvga3dCmdDefineGBScreenTarget(PVGASTATE pThis, PVGASTATECC pThisCC, SVGA3dCmdDefineGBScreenTarget const *pCmd)
1897{
1898 //DEBUG_BREAKPOINT_TEST();
1899 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1900
1901 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
1902 ASSERT_GUEST_RETURN_VOID(pCmd->width > 0 && pCmd->width <= pThis->svga.u32MaxWidth); /* SVGA_REG_SCREENTARGET_MAX_WIDTH */
1903 ASSERT_GUEST_RETURN_VOID(pCmd->height > 0 && pCmd->height <= pThis->svga.u32MaxHeight); /* SVGA_REG_SCREENTARGET_MAX_HEIGHT */
1904 RT_UNTRUSTED_VALIDATED_FENCE();
1905
1906 /* Update the entry in the pSvgaR3State->pGboOTableScreenTarget. */
1907 SVGAOTableScreenTargetEntry entry;
1908 RT_ZERO(entry);
1909 entry.image.sid = SVGA_ID_INVALID;
1910 // entry.image.face = 0;
1911 // entry.image.mipmap = 0;
1912 entry.width = pCmd->width;
1913 entry.height = pCmd->height;
1914 entry.xRoot = pCmd->xRoot;
1915 entry.yRoot = pCmd->yRoot;
1916 entry.flags = pCmd->flags;
1917 entry.dpi = pCmd->dpi;
1918
1919 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
1920 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
1921 if (RT_SUCCESS(rc))
1922 {
1923 /* Screen objects and screen targets are similar, therefore we will use the same for both. */
1924 /** @todo Generic screen object/target interface. */
1925 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
1926 Assert(pScreen->idScreen == pCmd->stid);
1927 pScreen->fDefined = true;
1928 pScreen->fModified = true;
1929 pScreen->fuScreen = SVGA_SCREEN_MUST_BE_SET
1930 | (RT_BOOL(pCmd->flags & SVGA_STFLAG_PRIMARY) ? SVGA_SCREEN_IS_PRIMARY : 0);
1931
1932 pScreen->xOrigin = pCmd->xRoot;
1933 pScreen->yOrigin = pCmd->yRoot;
1934 pScreen->cWidth = pCmd->width;
1935 pScreen->cHeight = pCmd->height;
1936 pScreen->offVRAM = 0; /* Not applicable for screen targets, they use either a separate memory buffer or a host window. */
1937 pScreen->cbPitch = pCmd->width * 4;
1938 pScreen->cBpp = 32;
1939
1940 if (RT_LIKELY(pThis->svga.f3DEnabled))
1941 vmsvga3dDefineScreen(pThis, pThisCC, pScreen);
1942
1943 if (!pScreen->pHwScreen)
1944 {
1945 /* System memory buffer. */
1946 pScreen->pvScreenBitmap = RTMemAllocZ(pScreen->cHeight * pScreen->cbPitch);
1947 }
1948
1949 pThis->svga.fGFBRegisters = false;
1950 vmsvgaR3ChangeMode(pThis, pThisCC);
1951 }
1952}
1953
1954
1955/* SVGA_3D_CMD_DESTROY_GB_SCREENTARGET 1125 */
1956static void vmsvga3dCmdDestroyGBScreenTarget(PVGASTATE pThis, PVGASTATECC pThisCC, SVGA3dCmdDestroyGBScreenTarget const *pCmd)
1957{
1958 //DEBUG_BREAKPOINT_TEST();
1959 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1960
1961 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
1962 RT_UNTRUSTED_VALIDATED_FENCE();
1963
1964 /* Update the entry in the pSvgaR3State->pGboOTableScreenTarget. */
1965 SVGAOTableScreenTargetEntry entry;
1966 RT_ZERO(entry);
1967 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
1968 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
1969 if (RT_SUCCESS(rc))
1970 {
1971 /* Screen objects and screen targets are similar, therefore we will use the same for both. */
1972 /** @todo Generic screen object/target interface. */
1973 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
1974 vmsvgaR3DestroyScreen(pThis, pThisCC, pScreen);
1975 }
1976}
1977
1978
1979/* SVGA_3D_CMD_BIND_GB_SCREENTARGET 1126 */
1980static void vmsvga3dCmdBindGBScreenTarget(PVGASTATECC pThisCC, SVGA3dCmdBindGBScreenTarget const *pCmd)
1981{
1982 //DEBUG_BREAKPOINT_TEST();
1983 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
1984
1985 /* "Binding a surface to a Screen Target the same as flipping" */
1986
1987 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
1988 ASSERT_GUEST_RETURN_VOID(pCmd->image.face == 0 && pCmd->image.mipmap == 0);
1989 RT_UNTRUSTED_VALIDATED_FENCE();
1990
1991 /* Assign the surface to the screen target. */
1992 int rc = VINF_SUCCESS;
1993 if (pCmd->image.sid != SVGA_ID_INVALID)
1994 rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
1995 pCmd->image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE);
1996 if (RT_SUCCESS(rc))
1997 {
1998 SVGAOTableScreenTargetEntry entry;
1999 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
2000 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
2001 if (RT_SUCCESS(rc))
2002 {
2003 entry.image = pCmd->image;
2004 rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
2005 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entry, sizeof(entry));
2006 if (RT_SUCCESS(rc))
2007 {
2008 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
2009 rc = pSvgaR3State->pFuncsGBO->pfnScreenTargetBind(pThisCC, pScreen, pCmd->image.sid);
2010 AssertRC(rc);
2011 }
2012 }
2013 }
2014}
2015
2016
2017/* SVGA_3D_CMD_UPDATE_GB_SCREENTARGET 1127 */
2018static void vmsvga3dCmdUpdateGBScreenTarget(PVGASTATECC pThisCC, SVGA3dCmdUpdateGBScreenTarget const *pCmd)
2019{
2020 //DEBUG_BREAKPOINT_TEST();
2021 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2022
2023 /* Update the screen target from its backing surface. */
2024 ASSERT_GUEST_RETURN_VOID(pCmd->stid < RT_ELEMENTS(pSvgaR3State->aScreens));
2025 RT_UNTRUSTED_VALIDATED_FENCE();
2026
2027 /* Get the screen target info. */
2028 SVGAOTableScreenTargetEntry entryScreenTarget;
2029 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SCREENTARGET],
2030 pCmd->stid, SVGA3D_OTABLE_SCREEN_TARGET_ENTRY_SIZE, &entryScreenTarget, sizeof(entryScreenTarget));
2031 if (RT_SUCCESS(rc))
2032 {
2033 ASSERT_GUEST_RETURN_VOID(entryScreenTarget.image.face == 0 && entryScreenTarget.image.mipmap == 0);
2034 RT_UNTRUSTED_VALIDATED_FENCE();
2035
2036 if (entryScreenTarget.image.sid != SVGA_ID_INVALID)
2037 {
2038 SVGAOTableSurfaceEntry entrySurface;
2039 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2040 entryScreenTarget.image.sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2041 if (RT_SUCCESS(rc))
2042 {
2043 /* Copy entrySurface.mobid content to the screen target. */
2044 if (entrySurface.mobid != SVGA_ID_INVALID)
2045 {
2046 RT_UNTRUSTED_VALIDATED_FENCE();
2047 SVGA3dRect targetRect = pCmd->rect;
2048
2049 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[pCmd->stid];
2050 if (pScreen->pHwScreen)
2051 {
2052 /* Copy the screen target surface to the backend's screen. */
2053 pSvgaR3State->pFuncsGBO->pfnScreenTargetUpdate(pThisCC, pScreen, &targetRect);
2054 }
2055 else
2056 {
2057 SVGASignedRect r;
2058 r.left = pCmd->rect.x;
2059 r.top = pCmd->rect.y;
2060 r.right = pCmd->rect.x + pCmd->rect.w;
2061 r.bottom = pCmd->rect.y + pCmd->rect.h;
2062 vmsvga3dScreenUpdate(pThisCC, pCmd->stid, r, entryScreenTarget.image, r, 0, NULL);
2063 }
2064 }
2065 }
2066 }
2067 }
2068}
2069
2070
2071/* SVGA_3D_CMD_DEFINE_GB_SURFACE_V2 1134 */
2072static void vmsvga3dCmdDefineGBSurface_v2(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface_v2 const *pCmd)
2073{
2074 //DEBUG_BREAKPOINT_TEST();
2075 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2076
2077 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
2078 SVGAOTableSurfaceEntry entry;
2079 RT_ZERO(entry);
2080 entry.format = pCmd->format;
2081 entry.surface1Flags = pCmd->surfaceFlags;
2082 entry.numMipLevels = pCmd->numMipLevels;
2083 entry.multisampleCount = pCmd->multisampleCount;
2084 entry.autogenFilter = pCmd->autogenFilter;
2085 entry.size = pCmd->size;
2086 entry.mobid = SVGA_ID_INVALID;
2087 entry.arraySize = pCmd->arraySize;
2088 // entry.mobPitch = 0;
2089 // entry.surface2Flags = 0;
2090 // entry.multisamplePattern = 0;
2091 // entry.qualityLevel = 0;
2092 // entry.bufferByteStride = 0;
2093 // entry.minLOD = 0;
2094
2095 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2096 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
2097 if (RT_SUCCESS(rc))
2098 {
2099 /* Create the host surface. */
2100 SVGA3dMSPattern const multisamplePattern = pCmd->multisampleCount > 1 ? SVGA3D_MS_PATTERN_STANDARD : SVGA3D_MS_PATTERN_NONE;
2101 SVGA3dMSQualityLevel const qualityLevel = pCmd->multisampleCount > 1 ? SVGA3D_MS_QUALITY_FULL : SVGA3D_MS_QUALITY_NONE;
2102 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
2103 pCmd->multisampleCount, multisamplePattern, qualityLevel, pCmd->autogenFilter,
2104 pCmd->numMipLevels, &pCmd->size, pCmd->arraySize, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ false);
2105 }
2106}
2107
2108
2109/* SVGA_3D_CMD_DEFINE_GB_MOB64 1135 */
2110static void vmsvga3dCmdDefineGBMob64(PVGASTATECC pThisCC, SVGA3dCmdDefineGBMob64 const *pCmd)
2111{
2112 //DEBUG_BREAKPOINT_TEST();
2113 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2114
2115 ASSERT_GUEST_RETURN_VOID(pCmd->mobid != SVGA_ID_INVALID); /* The guest should not use this id. */
2116
2117 /* Maybe just update the OTable and create Gbo when the MOB is actually accessed? */
2118 /* Allocate a structure for the MOB. */
2119 PVMSVGAMOB pMob = (PVMSVGAMOB)RTMemAllocZ(sizeof(*pMob));
2120 AssertPtrReturnVoid(pMob);
2121
2122 int rc = vmsvgaR3MobCreate(pSvgaR3State, pCmd->ptDepth, pCmd->base, pCmd->sizeInBytes, pCmd->mobid, pMob);
2123 if (RT_SUCCESS(rc))
2124 {
2125 return;
2126 }
2127
2128 RTMemFree(pMob);
2129}
2130
2131
2132/* SVGA_3D_CMD_DX_DEFINE_CONTEXT 1143 */
2133static int vmsvga3dCmdDXDefineContext(PVGASTATECC pThisCC, SVGA3dCmdDXDefineContext const *pCmd, uint32_t cbCmd)
2134{
2135#ifdef VMSVGA3D_DX
2136 //DEBUG_BREAKPOINT_TEST();
2137 RT_NOREF(cbCmd);
2138
2139 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2140
2141 /* Update the entry in the pSvgaR3State->pGboOTable[SVGA_OTABLE_DXCONTEXT]. */
2142 SVGAOTableDXContextEntry entry;
2143 RT_ZERO(entry);
2144 entry.cid = pCmd->cid;
2145 entry.mobid = SVGA_ID_INVALID;
2146 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2147 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2148 if (RT_SUCCESS(rc))
2149 {
2150 /* Create the host context. */
2151 rc = vmsvga3dDXDefineContext(pThisCC, pCmd->cid);
2152 }
2153
2154 return rc;
2155#else
2156 RT_NOREF(pThisCC, pCmd, cbCmd);
2157 return VERR_NOT_SUPPORTED;
2158#endif
2159}
2160
2161
2162/* SVGA_3D_CMD_DX_DESTROY_CONTEXT 1144 */
2163static int vmsvga3dCmdDXDestroyContext(PVGASTATECC pThisCC, SVGA3dCmdDXDestroyContext const *pCmd, uint32_t cbCmd)
2164{
2165#ifdef VMSVGA3D_DX
2166 //DEBUG_BREAKPOINT_TEST();
2167 RT_NOREF(cbCmd);
2168
2169 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2170
2171 /* Update the entry in the pSvgaR3State->pGboOTable[SVGA_OTABLE_DXCONTEXT]. */
2172 SVGAOTableDXContextEntry entry;
2173 RT_ZERO(entry);
2174 vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2175 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2176
2177 return vmsvga3dDXDestroyContext(pThisCC, pCmd->cid);
2178#else
2179 RT_NOREF(pThisCC, pCmd, cbCmd);
2180 return VERR_NOT_SUPPORTED;
2181#endif
2182}
2183
2184
2185/* SVGA_3D_CMD_DX_BIND_CONTEXT 1145 */
2186static int vmsvga3dCmdDXBindContext(PVGASTATECC pThisCC, SVGA3dCmdDXBindContext const *pCmd, uint32_t cbCmd)
2187{
2188#ifdef VMSVGA3D_DX
2189 //DEBUG_BREAKPOINT_TEST();
2190 RT_NOREF(cbCmd);
2191
2192 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2193
2194 /* Assign a mobid to a cid. */
2195 int rc = VINF_SUCCESS;
2196 if (pCmd->mobid != SVGA_ID_INVALID)
2197 rc = vmsvgaR3OTableVerifyIndex(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_MOB],
2198 pCmd->mobid, SVGA3D_OTABLE_MOB_ENTRY_SIZE);
2199 if (RT_SUCCESS(rc))
2200 {
2201 SVGAOTableDXContextEntry entry;
2202 rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2203 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2204 if (RT_SUCCESS(rc))
2205 {
2206 SVGADXContextMobFormat *pSvgaDXContext = NULL;
2207 if (pCmd->mobid != entry.mobid && entry.mobid != SVGA_ID_INVALID)
2208 {
2209 /* Unbind notification to the DX backend. Copy the context data to the guest backing memory. */
2210 pSvgaDXContext = (SVGADXContextMobFormat *)RTMemAlloc(sizeof(SVGADXContextMobFormat));
2211 if (pSvgaDXContext)
2212 {
2213 rc = vmsvga3dDXUnbindContext(pThisCC, pCmd->cid, pSvgaDXContext);
2214 if (RT_SUCCESS(rc))
2215 {
2216 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entry.mobid);
2217 if (pMob)
2218 {
2219 rc = vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, 0, pSvgaDXContext, sizeof(SVGADXContextMobFormat));
2220 }
2221 }
2222
2223 RTMemFree(pSvgaDXContext);
2224 pSvgaDXContext = NULL;
2225 }
2226 }
2227
2228 if (pCmd->mobid != SVGA_ID_INVALID)
2229 {
2230 /* Bind a new context. Copy existing data from the guest backing memory. */
2231 if (pCmd->validContents)
2232 {
2233 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
2234 if (pMob)
2235 {
2236 pSvgaDXContext = (SVGADXContextMobFormat *)RTMemAlloc(sizeof(SVGADXContextMobFormat));
2237 if (pSvgaDXContext)
2238 {
2239 rc = vmsvgaR3GboRead(pSvgaR3State, &pMob->Gbo, 0, pSvgaDXContext, sizeof(SVGADXContextMobFormat));
2240 if (RT_FAILURE(rc))
2241 {
2242 RTMemFree(pSvgaDXContext);
2243 pSvgaDXContext = NULL;
2244 }
2245 }
2246 }
2247 }
2248
2249 rc = vmsvga3dDXBindContext(pThisCC, pCmd->cid, pSvgaDXContext);
2250
2251 RTMemFree(pSvgaDXContext);
2252 }
2253
2254 /* Update the object table. */
2255 entry.mobid = pCmd->mobid;
2256 rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2257 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2258 }
2259 }
2260
2261 return rc;
2262#else
2263 RT_NOREF(pThisCC, pCmd, cbCmd);
2264 return VERR_NOT_SUPPORTED;
2265#endif
2266}
2267
2268
2269/* SVGA_3D_CMD_DX_READBACK_CONTEXT 1146 */
2270static int vmsvga3dCmdDXReadbackContext(PVGASTATECC pThisCC, SVGA3dCmdDXReadbackContext const *pCmd, uint32_t cbCmd)
2271{
2272#ifdef VMSVGA3D_DX
2273 //DEBUG_BREAKPOINT_TEST();
2274 RT_NOREF(cbCmd);
2275
2276 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2277
2278 /* "Request that the device flush the contents back into guest memory." */
2279 SVGAOTableDXContextEntry entry;
2280 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_DXCONTEXT],
2281 pCmd->cid, sizeof(SVGAOTableDXContextEntry), &entry, sizeof(entry));
2282 if (RT_SUCCESS(rc))
2283 {
2284 if (entry.mobid != SVGA_ID_INVALID)
2285 {
2286 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entry.mobid);
2287 if (pMob)
2288 {
2289 /* Get the content. */
2290 SVGADXContextMobFormat *pSvgaDXContext = (SVGADXContextMobFormat *)RTMemAlloc(sizeof(SVGADXContextMobFormat));
2291 if (pSvgaDXContext)
2292 {
2293 rc = vmsvga3dDXReadbackContext(pThisCC, pCmd->cid, pSvgaDXContext);
2294 if (RT_SUCCESS(rc))
2295 rc = vmsvgaR3GboWrite(pSvgaR3State, &pMob->Gbo, 0, pSvgaDXContext, sizeof(SVGADXContextMobFormat));
2296
2297 RTMemFree(pSvgaDXContext);
2298 }
2299 else
2300 rc = VERR_NO_MEMORY;
2301 }
2302 }
2303 }
2304
2305 return rc;
2306#else
2307 RT_NOREF(pThisCC, pCmd, cbCmd);
2308 return VERR_NOT_SUPPORTED;
2309#endif
2310}
2311
2312
2313/* SVGA_3D_CMD_DX_INVALIDATE_CONTEXT 1147 */
2314static int vmsvga3dCmdDXInvalidateContext(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXInvalidateContext const *pCmd, uint32_t cbCmd)
2315{
2316#ifdef VMSVGA3D_DX
2317 DEBUG_BREAKPOINT_TEST();
2318 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2319 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
2320 return vmsvga3dDXInvalidateContext(pThisCC, idDXContext);
2321#else
2322 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2323 return VERR_NOT_SUPPORTED;
2324#endif
2325}
2326
2327
2328/* SVGA_3D_CMD_DX_SET_SINGLE_CONSTANT_BUFFER 1148 */
2329static int vmsvga3dCmdDXSetSingleConstantBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetSingleConstantBuffer const *pCmd, uint32_t cbCmd)
2330{
2331#ifdef VMSVGA3D_DX
2332 //DEBUG_BREAKPOINT_TEST();
2333 RT_NOREF(cbCmd);
2334 return vmsvga3dDXSetSingleConstantBuffer(pThisCC, idDXContext, pCmd);
2335#else
2336 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2337 return VERR_NOT_SUPPORTED;
2338#endif
2339}
2340
2341
2342/* SVGA_3D_CMD_DX_SET_SHADER_RESOURCES 1149 */
2343static int vmsvga3dCmdDXSetShaderResources(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetShaderResources const *pCmd, uint32_t cbCmd)
2344{
2345#ifdef VMSVGA3D_DX
2346 //DEBUG_BREAKPOINT_TEST();
2347 SVGA3dShaderResourceViewId const *paShaderResourceViewId = (SVGA3dShaderResourceViewId *)&pCmd[1];
2348 uint32_t const cShaderResourceViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dShaderResourceViewId);
2349 return vmsvga3dDXSetShaderResources(pThisCC, idDXContext, pCmd, cShaderResourceViewId, paShaderResourceViewId);
2350#else
2351 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2352 return VERR_NOT_SUPPORTED;
2353#endif
2354}
2355
2356
2357/* SVGA_3D_CMD_DX_SET_SHADER 1150 */
2358static int vmsvga3dCmdDXSetShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetShader const *pCmd, uint32_t cbCmd)
2359{
2360#ifdef VMSVGA3D_DX
2361 //DEBUG_BREAKPOINT_TEST();
2362 RT_NOREF(cbCmd);
2363 return vmsvga3dDXSetShader(pThisCC, idDXContext, pCmd);
2364#else
2365 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2366 return VERR_NOT_SUPPORTED;
2367#endif
2368}
2369
2370
2371/* SVGA_3D_CMD_DX_SET_SAMPLERS 1151 */
2372static int vmsvga3dCmdDXSetSamplers(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetSamplers const *pCmd, uint32_t cbCmd)
2373{
2374#ifdef VMSVGA3D_DX
2375 //DEBUG_BREAKPOINT_TEST();
2376 SVGA3dSamplerId const *paSamplerId = (SVGA3dSamplerId *)&pCmd[1];
2377 uint32_t const cSamplerId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSamplerId);
2378 return vmsvga3dDXSetSamplers(pThisCC, idDXContext, pCmd, cSamplerId, paSamplerId);
2379#else
2380 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2381 return VERR_NOT_SUPPORTED;
2382#endif
2383}
2384
2385
2386/* SVGA_3D_CMD_DX_DRAW 1152 */
2387static int vmsvga3dCmdDXDraw(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDraw const *pCmd, uint32_t cbCmd)
2388{
2389#ifdef VMSVGA3D_DX
2390 //DEBUG_BREAKPOINT_TEST();
2391 RT_NOREF(cbCmd);
2392 return vmsvga3dDXDraw(pThisCC, idDXContext, pCmd);
2393#else
2394 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2395 return VERR_NOT_SUPPORTED;
2396#endif
2397}
2398
2399
2400/* SVGA_3D_CMD_DX_DRAW_INDEXED 1153 */
2401static int vmsvga3dCmdDXDrawIndexed(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawIndexed const *pCmd, uint32_t cbCmd)
2402{
2403#ifdef VMSVGA3D_DX
2404 //DEBUG_BREAKPOINT_TEST();
2405 RT_NOREF(cbCmd);
2406 return vmsvga3dDXDrawIndexed(pThisCC, idDXContext, pCmd);
2407#else
2408 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2409 return VERR_NOT_SUPPORTED;
2410#endif
2411}
2412
2413
2414/* SVGA_3D_CMD_DX_DRAW_INSTANCED 1154 */
2415static int vmsvga3dCmdDXDrawInstanced(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawInstanced const *pCmd, uint32_t cbCmd)
2416{
2417#ifdef VMSVGA3D_DX
2418 //DEBUG_BREAKPOINT_TEST();
2419 RT_NOREF(cbCmd);
2420 return vmsvga3dDXDrawInstanced(pThisCC, idDXContext, pCmd);
2421#else
2422 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2423 return VERR_NOT_SUPPORTED;
2424#endif
2425}
2426
2427
2428/* SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED 1155 */
2429static int vmsvga3dCmdDXDrawIndexedInstanced(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawIndexedInstanced const *pCmd, uint32_t cbCmd)
2430{
2431#ifdef VMSVGA3D_DX
2432 //DEBUG_BREAKPOINT_TEST();
2433 RT_NOREF(cbCmd);
2434 return vmsvga3dDXDrawIndexedInstanced(pThisCC, idDXContext, pCmd);
2435#else
2436 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2437 return VERR_NOT_SUPPORTED;
2438#endif
2439}
2440
2441
2442/* SVGA_3D_CMD_DX_DRAW_AUTO 1156 */
2443static int vmsvga3dCmdDXDrawAuto(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawAuto const *pCmd, uint32_t cbCmd)
2444{
2445#ifdef VMSVGA3D_DX
2446 //DEBUG_BREAKPOINT_TEST();
2447 RT_NOREF(pCmd, cbCmd);
2448 return vmsvga3dDXDrawAuto(pThisCC, idDXContext);
2449#else
2450 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2451 return VERR_NOT_SUPPORTED;
2452#endif
2453}
2454
2455
2456/* SVGA_3D_CMD_DX_SET_INPUT_LAYOUT 1157 */
2457static int vmsvga3dCmdDXSetInputLayout(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetInputLayout const *pCmd, uint32_t cbCmd)
2458{
2459#ifdef VMSVGA3D_DX
2460 //DEBUG_BREAKPOINT_TEST();
2461 RT_NOREF(cbCmd);
2462 return vmsvga3dDXSetInputLayout(pThisCC, idDXContext, pCmd->elementLayoutId);
2463#else
2464 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2465 return VERR_NOT_SUPPORTED;
2466#endif
2467}
2468
2469
2470/* SVGA_3D_CMD_DX_SET_VERTEX_BUFFERS 1158 */
2471static int vmsvga3dCmdDXSetVertexBuffers(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetVertexBuffers const *pCmd, uint32_t cbCmd)
2472{
2473#ifdef VMSVGA3D_DX
2474 //DEBUG_BREAKPOINT_TEST();
2475 SVGA3dVertexBuffer const *paVertexBuffer = (SVGA3dVertexBuffer *)&pCmd[1];
2476 uint32_t const cVertexBuffer = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dVertexBuffer);
2477 return vmsvga3dDXSetVertexBuffers(pThisCC, idDXContext, pCmd->startBuffer, cVertexBuffer, paVertexBuffer);
2478#else
2479 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2480 return VERR_NOT_SUPPORTED;
2481#endif
2482}
2483
2484
2485/* SVGA_3D_CMD_DX_SET_INDEX_BUFFER 1159 */
2486static int vmsvga3dCmdDXSetIndexBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetIndexBuffer const *pCmd, uint32_t cbCmd)
2487{
2488#ifdef VMSVGA3D_DX
2489 //DEBUG_BREAKPOINT_TEST();
2490 RT_NOREF(cbCmd);
2491 return vmsvga3dDXSetIndexBuffer(pThisCC, idDXContext, pCmd);
2492#else
2493 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2494 return VERR_NOT_SUPPORTED;
2495#endif
2496}
2497
2498
2499/* SVGA_3D_CMD_DX_SET_TOPOLOGY 1160 */
2500static int vmsvga3dCmdDXSetTopology(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetTopology const *pCmd, uint32_t cbCmd)
2501{
2502#ifdef VMSVGA3D_DX
2503 //DEBUG_BREAKPOINT_TEST();
2504 RT_NOREF(cbCmd);
2505 return vmsvga3dDXSetTopology(pThisCC, idDXContext, pCmd->topology);
2506#else
2507 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2508 return VERR_NOT_SUPPORTED;
2509#endif
2510}
2511
2512
2513/* SVGA_3D_CMD_DX_SET_RENDERTARGETS 1161 */
2514static int vmsvga3dCmdDXSetRenderTargets(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetRenderTargets const *pCmd, uint32_t cbCmd)
2515{
2516#ifdef VMSVGA3D_DX
2517 //DEBUG_BREAKPOINT_TEST();
2518 SVGA3dRenderTargetViewId const *paRenderTargetViewId = (SVGA3dRenderTargetViewId *)&pCmd[1];
2519 uint32_t const cRenderTargetViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dRenderTargetViewId);
2520 return vmsvga3dDXSetRenderTargets(pThisCC, idDXContext, pCmd->depthStencilViewId, cRenderTargetViewId, paRenderTargetViewId);
2521#else
2522 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2523 return VERR_NOT_SUPPORTED;
2524#endif
2525}
2526
2527
2528/* SVGA_3D_CMD_DX_SET_BLEND_STATE 1162 */
2529static int vmsvga3dCmdDXSetBlendState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetBlendState const *pCmd, uint32_t cbCmd)
2530{
2531#ifdef VMSVGA3D_DX
2532 //DEBUG_BREAKPOINT_TEST();
2533 RT_NOREF(cbCmd);
2534 return vmsvga3dDXSetBlendState(pThisCC, idDXContext, pCmd);
2535#else
2536 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2537 return VERR_NOT_SUPPORTED;
2538#endif
2539}
2540
2541
2542/* SVGA_3D_CMD_DX_SET_DEPTHSTENCIL_STATE 1163 */
2543static int vmsvga3dCmdDXSetDepthStencilState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetDepthStencilState const *pCmd, uint32_t cbCmd)
2544{
2545#ifdef VMSVGA3D_DX
2546 //DEBUG_BREAKPOINT_TEST();
2547 RT_NOREF(cbCmd);
2548 return vmsvga3dDXSetDepthStencilState(pThisCC, idDXContext, pCmd);
2549#else
2550 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2551 return VERR_NOT_SUPPORTED;
2552#endif
2553}
2554
2555
2556/* SVGA_3D_CMD_DX_SET_RASTERIZER_STATE 1164 */
2557static int vmsvga3dCmdDXSetRasterizerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetRasterizerState const *pCmd, uint32_t cbCmd)
2558{
2559#ifdef VMSVGA3D_DX
2560 //DEBUG_BREAKPOINT_TEST();
2561 RT_NOREF(cbCmd);
2562 return vmsvga3dDXSetRasterizerState(pThisCC, idDXContext, pCmd->rasterizerId);
2563#else
2564 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2565 return VERR_NOT_SUPPORTED;
2566#endif
2567}
2568
2569
2570/* SVGA_3D_CMD_DX_DEFINE_QUERY 1165 */
2571static int vmsvga3dCmdDXDefineQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineQuery const *pCmd, uint32_t cbCmd)
2572{
2573#ifdef VMSVGA3D_DX
2574 //DEBUG_BREAKPOINT_TEST();
2575 RT_NOREF(cbCmd);
2576 return vmsvga3dDXDefineQuery(pThisCC, idDXContext, pCmd);
2577#else
2578 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2579 return VERR_NOT_SUPPORTED;
2580#endif
2581}
2582
2583
2584/* SVGA_3D_CMD_DX_DESTROY_QUERY 1166 */
2585static int vmsvga3dCmdDXDestroyQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyQuery const *pCmd, uint32_t cbCmd)
2586{
2587#ifdef VMSVGA3D_DX
2588 //DEBUG_BREAKPOINT_TEST();
2589 RT_NOREF(cbCmd);
2590 return vmsvga3dDXDestroyQuery(pThisCC, idDXContext, pCmd);
2591#else
2592 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2593 return VERR_NOT_SUPPORTED;
2594#endif
2595}
2596
2597
2598/* SVGA_3D_CMD_DX_BIND_QUERY 1167 */
2599static int vmsvga3dCmdDXBindQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindQuery const *pCmd, uint32_t cbCmd)
2600{
2601#ifdef VMSVGA3D_DX
2602 //DEBUG_BREAKPOINT_TEST();
2603 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2604 RT_NOREF(cbCmd);
2605 /* This returns NULL if mob does not exist. If the guest sends a wrong mob id, the current mob will be unbound. */
2606 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
2607 return vmsvga3dDXBindQuery(pThisCC, idDXContext, pCmd, pMob);
2608#else
2609 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2610 return VERR_NOT_SUPPORTED;
2611#endif
2612}
2613
2614
2615/* SVGA_3D_CMD_DX_SET_QUERY_OFFSET 1168 */
2616static int vmsvga3dCmdDXSetQueryOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetQueryOffset const *pCmd, uint32_t cbCmd)
2617{
2618#ifdef VMSVGA3D_DX
2619 //DEBUG_BREAKPOINT_TEST();
2620 RT_NOREF(cbCmd);
2621 return vmsvga3dDXSetQueryOffset(pThisCC, idDXContext, pCmd);
2622#else
2623 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2624 return VERR_NOT_SUPPORTED;
2625#endif
2626}
2627
2628
2629/* SVGA_3D_CMD_DX_BEGIN_QUERY 1169 */
2630static int vmsvga3dCmdDXBeginQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBeginQuery const *pCmd, uint32_t cbCmd)
2631{
2632#ifdef VMSVGA3D_DX
2633 //DEBUG_BREAKPOINT_TEST();
2634 RT_NOREF(cbCmd);
2635 return vmsvga3dDXBeginQuery(pThisCC, idDXContext, pCmd);
2636#else
2637 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2638 return VERR_NOT_SUPPORTED;
2639#endif
2640}
2641
2642
2643/* SVGA_3D_CMD_DX_END_QUERY 1170 */
2644static int vmsvga3dCmdDXEndQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXEndQuery const *pCmd, uint32_t cbCmd)
2645{
2646#ifdef VMSVGA3D_DX
2647 //DEBUG_BREAKPOINT_TEST();
2648 RT_NOREF(cbCmd);
2649 return vmsvga3dDXEndQuery(pThisCC, idDXContext, pCmd);
2650#else
2651 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2652 return VERR_NOT_SUPPORTED;
2653#endif
2654}
2655
2656
2657/* SVGA_3D_CMD_DX_READBACK_QUERY 1171 */
2658static int vmsvga3dCmdDXReadbackQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXReadbackQuery const *pCmd, uint32_t cbCmd)
2659{
2660#ifdef VMSVGA3D_DX
2661 //DEBUG_BREAKPOINT_TEST();
2662 RT_NOREF(cbCmd);
2663 return vmsvga3dDXReadbackQuery(pThisCC, idDXContext, pCmd);
2664#else
2665 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2666 return VERR_NOT_SUPPORTED;
2667#endif
2668}
2669
2670
2671/* SVGA_3D_CMD_DX_SET_PREDICATION 1172 */
2672static int vmsvga3dCmdDXSetPredication(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetPredication const *pCmd, uint32_t cbCmd)
2673{
2674#ifdef VMSVGA3D_DX
2675 //DEBUG_BREAKPOINT_TEST();
2676 RT_NOREF(cbCmd);
2677 return vmsvga3dDXSetPredication(pThisCC, idDXContext, pCmd);
2678#else
2679 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2680 return VERR_NOT_SUPPORTED;
2681#endif
2682}
2683
2684
2685/* SVGA_3D_CMD_DX_SET_SOTARGETS 1173 */
2686static int vmsvga3dCmdDXSetSOTargets(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetSOTargets const *pCmd, uint32_t cbCmd)
2687{
2688#ifdef VMSVGA3D_DX
2689 //DEBUG_BREAKPOINT_TEST();
2690 SVGA3dSoTarget const *paSoTarget = (SVGA3dSoTarget *)&pCmd[1];
2691 uint32_t const cSoTarget = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSoTarget);
2692 return vmsvga3dDXSetSOTargets(pThisCC, idDXContext, cSoTarget, paSoTarget);
2693#else
2694 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2695 return VERR_NOT_SUPPORTED;
2696#endif
2697}
2698
2699
2700/* SVGA_3D_CMD_DX_SET_VIEWPORTS 1174 */
2701static int vmsvga3dCmdDXSetViewports(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetViewports const *pCmd, uint32_t cbCmd)
2702{
2703#ifdef VMSVGA3D_DX
2704 //DEBUG_BREAKPOINT_TEST();
2705 SVGA3dViewport const *paViewport = (SVGA3dViewport *)&pCmd[1];
2706 uint32_t const cViewport = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dViewport);
2707 return vmsvga3dDXSetViewports(pThisCC, idDXContext, cViewport, paViewport);
2708#else
2709 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2710 return VERR_NOT_SUPPORTED;
2711#endif
2712}
2713
2714
2715/* SVGA_3D_CMD_DX_SET_SCISSORRECTS 1175 */
2716static int vmsvga3dCmdDXSetScissorRects(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetScissorRects const *pCmd, uint32_t cbCmd)
2717{
2718#ifdef VMSVGA3D_DX
2719 //DEBUG_BREAKPOINT_TEST();
2720 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
2721 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
2722 return vmsvga3dDXSetScissorRects(pThisCC, idDXContext, cRect, paRect);
2723#else
2724 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2725 return VERR_NOT_SUPPORTED;
2726#endif
2727}
2728
2729
2730/* SVGA_3D_CMD_DX_CLEAR_RENDERTARGET_VIEW 1176 */
2731static int vmsvga3dCmdDXClearRenderTargetView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearRenderTargetView const *pCmd, uint32_t cbCmd)
2732{
2733#ifdef VMSVGA3D_DX
2734 //DEBUG_BREAKPOINT_TEST();
2735 RT_NOREF(cbCmd);
2736 return vmsvga3dDXClearRenderTargetView(pThisCC, idDXContext, pCmd);
2737#else
2738 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2739 return VERR_NOT_SUPPORTED;
2740#endif
2741}
2742
2743
2744/* SVGA_3D_CMD_DX_CLEAR_DEPTHSTENCIL_VIEW 1177 */
2745static int vmsvga3dCmdDXClearDepthStencilView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearDepthStencilView const *pCmd, uint32_t cbCmd)
2746{
2747#ifdef VMSVGA3D_DX
2748 //DEBUG_BREAKPOINT_TEST();
2749 RT_NOREF(cbCmd);
2750 return vmsvga3dDXClearDepthStencilView(pThisCC, idDXContext, pCmd);
2751#else
2752 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2753 return VERR_NOT_SUPPORTED;
2754#endif
2755}
2756
2757
2758/* SVGA_3D_CMD_DX_PRED_COPY_REGION 1178 */
2759static int vmsvga3dCmdDXPredCopyRegion(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredCopyRegion const *pCmd, uint32_t cbCmd)
2760{
2761#ifdef VMSVGA3D_DX
2762 //DEBUG_BREAKPOINT_TEST();
2763 RT_NOREF(cbCmd);
2764 return vmsvga3dDXPredCopyRegion(pThisCC, idDXContext, pCmd);
2765#else
2766 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2767 return VERR_NOT_SUPPORTED;
2768#endif
2769}
2770
2771
2772/* SVGA_3D_CMD_DX_PRED_COPY 1179 */
2773static int vmsvga3dCmdDXPredCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredCopy const *pCmd, uint32_t cbCmd)
2774{
2775#ifdef VMSVGA3D_DX
2776 //DEBUG_BREAKPOINT_TEST();
2777 RT_NOREF(cbCmd);
2778 return vmsvga3dDXPredCopy(pThisCC, idDXContext, pCmd);
2779#else
2780 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2781 return VERR_NOT_SUPPORTED;
2782#endif
2783}
2784
2785
2786/* SVGA_3D_CMD_DX_PRESENTBLT 1180 */
2787static int vmsvga3dCmdDXPresentBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPresentBlt const *pCmd, uint32_t cbCmd)
2788{
2789#ifdef VMSVGA3D_DX
2790 //DEBUG_BREAKPOINT_TEST();
2791 RT_NOREF(cbCmd);
2792 return vmsvga3dDXPresentBlt(pThisCC, idDXContext, pCmd);
2793#else
2794 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2795 return VERR_NOT_SUPPORTED;
2796#endif
2797}
2798
2799
2800/* SVGA_3D_CMD_DX_GENMIPS 1181 */
2801static int vmsvga3dCmdDXGenMips(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXGenMips const *pCmd, uint32_t cbCmd)
2802{
2803#ifdef VMSVGA3D_DX
2804 //DEBUG_BREAKPOINT_TEST();
2805 RT_NOREF(cbCmd);
2806 return vmsvga3dDXGenMips(pThisCC, idDXContext, pCmd);
2807#else
2808 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2809 return VERR_NOT_SUPPORTED;
2810#endif
2811}
2812
2813
2814/* SVGA_3D_CMD_DX_UPDATE_SUBRESOURCE 1182 */
2815static int vmsvga3dCmdDXUpdateSubResource(PVGASTATECC pThisCC, SVGA3dCmdDXUpdateSubResource const *pCmd, uint32_t cbCmd)
2816{
2817#ifdef VMSVGA3D_DX
2818 //DEBUG_BREAKPOINT_TEST();
2819 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2820 RT_NOREF(cbCmd);
2821
2822 LogFlowFunc(("sid=%u, subResource=%u, box=%d,%d,%d %ux%ux%u\n",
2823 pCmd->sid, pCmd->subResource, pCmd->box.x, pCmd->box.y, pCmd->box.z, pCmd->box.w, pCmd->box.h, pCmd->box.d));
2824
2825 /* "Inform the device that the guest-contents have been updated." */
2826 SVGAOTableSurfaceEntry entrySurface;
2827 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2828 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2829 if (RT_SUCCESS(rc))
2830 {
2831 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
2832 if (pMob)
2833 {
2834 uint32 const cSubresource = vmsvga3dGetSubresourceCount(pThisCC, pCmd->sid);
2835 ASSERT_GUEST_RETURN(pCmd->subResource < cSubresource, VERR_INVALID_PARAMETER);
2836 /* pCmd->box will be verified by the mapping function. */
2837 RT_UNTRUSTED_VALIDATED_FENCE();
2838
2839 /** @todo Mapping functions should use subresource index rather than SVGA3dSurfaceImageId? */
2840 SVGA3dSurfaceImageId image;
2841 image.sid = pCmd->sid;
2842 vmsvga3dCalcMipmapAndFace(entrySurface.numMipLevels, pCmd->subResource, &image.mipmap, &image.face);
2843
2844 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, &pCmd->box, SVGA3D_WRITE_HOST_VRAM);
2845 AssertRC(rc);
2846 }
2847 }
2848
2849 return rc;
2850#else
2851 RT_NOREF(pThisCC, pCmd, cbCmd);
2852 return VERR_NOT_SUPPORTED;
2853#endif
2854}
2855
2856
2857/* SVGA_3D_CMD_DX_READBACK_SUBRESOURCE 1183 */
2858static int vmsvga3dCmdDXReadbackSubResource(PVGASTATECC pThisCC, SVGA3dCmdDXReadbackSubResource const *pCmd, uint32_t cbCmd)
2859{
2860#ifdef VMSVGA3D_DX
2861 //DEBUG_BREAKPOINT_TEST();
2862 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2863 RT_NOREF(cbCmd);
2864
2865 LogFlowFunc(("sid=%u, subResource=%u\n",
2866 pCmd->sid, pCmd->subResource));
2867
2868 /* "Request the device to flush the dirty contents into the guest." */
2869 SVGAOTableSurfaceEntry entrySurface;
2870 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2871 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2872 if (RT_SUCCESS(rc))
2873 {
2874 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, entrySurface.mobid);
2875 if (pMob)
2876 {
2877 uint32 const cSubresource = vmsvga3dGetSubresourceCount(pThisCC, pCmd->sid);
2878 ASSERT_GUEST_RETURN(pCmd->subResource < cSubresource, VERR_INVALID_PARAMETER);
2879 RT_UNTRUSTED_VALIDATED_FENCE();
2880
2881 /** @todo Mapping functions should use subresource index rather than SVGA3dSurfaceImageId? */
2882 SVGA3dSurfaceImageId image;
2883 image.sid = pCmd->sid;
2884 vmsvga3dCalcMipmapAndFace(entrySurface.numMipLevels, pCmd->subResource, &image.mipmap, &image.face);
2885
2886 rc = vmsvgaR3TransferSurfaceLevel(pThisCC, pMob, &image, /* all pBox = */ NULL, SVGA3D_READ_HOST_VRAM);
2887 AssertRC(rc);
2888 }
2889 }
2890
2891 return rc;
2892#else
2893 RT_NOREF(pThisCC, pCmd, cbCmd);
2894 return VERR_NOT_SUPPORTED;
2895#endif
2896}
2897
2898
2899/* SVGA_3D_CMD_DX_INVALIDATE_SUBRESOURCE 1184 */
2900static int vmsvga3dCmdDXInvalidateSubResource(PVGASTATECC pThisCC, SVGA3dCmdDXInvalidateSubResource const *pCmd, uint32_t cbCmd)
2901{
2902#ifdef VMSVGA3D_DX
2903 DEBUG_BREAKPOINT_TEST();
2904 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
2905 RT_NOREF(cbCmd);
2906
2907 LogFlowFunc(("sid=%u, subResource=%u\n",
2908 pCmd->sid, pCmd->subResource));
2909
2910 /* "Notify the device that the contents can be lost." */
2911 SVGAOTableSurfaceEntry entrySurface;
2912 int rc = vmsvgaR3OTableRead(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
2913 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entrySurface, sizeof(entrySurface));
2914 if (RT_SUCCESS(rc))
2915 {
2916 uint32_t iFace;
2917 uint32_t iMipmap;
2918 vmsvga3dCalcMipmapAndFace(entrySurface.numMipLevels, pCmd->subResource, &iMipmap, &iFace);
2919 vmsvga3dSurfaceInvalidate(pThisCC, pCmd->sid, iFace, iMipmap);
2920 }
2921
2922 return rc;
2923#else
2924 RT_NOREF(pThisCC, pCmd, cbCmd);
2925 return VERR_NOT_SUPPORTED;
2926#endif
2927}
2928
2929
2930/* SVGA_3D_CMD_DX_DEFINE_SHADERRESOURCE_VIEW 1185 */
2931static int vmsvga3dCmdDXDefineShaderResourceView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineShaderResourceView const *pCmd, uint32_t cbCmd)
2932{
2933#ifdef VMSVGA3D_DX
2934 //DEBUG_BREAKPOINT_TEST();
2935 RT_NOREF(cbCmd);
2936 return vmsvga3dDXDefineShaderResourceView(pThisCC, idDXContext, pCmd);
2937#else
2938 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2939 return VERR_NOT_SUPPORTED;
2940#endif
2941}
2942
2943
2944/* SVGA_3D_CMD_DX_DESTROY_SHADERRESOURCE_VIEW 1186 */
2945static int vmsvga3dCmdDXDestroyShaderResourceView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyShaderResourceView const *pCmd, uint32_t cbCmd)
2946{
2947#ifdef VMSVGA3D_DX
2948 //DEBUG_BREAKPOINT_TEST();
2949 RT_NOREF(cbCmd);
2950 return vmsvga3dDXDestroyShaderResourceView(pThisCC, idDXContext, pCmd);
2951#else
2952 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2953 return VERR_NOT_SUPPORTED;
2954#endif
2955}
2956
2957
2958/* SVGA_3D_CMD_DX_DEFINE_RENDERTARGET_VIEW 1187 */
2959static int vmsvga3dCmdDXDefineRenderTargetView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineRenderTargetView const *pCmd, uint32_t cbCmd)
2960{
2961#ifdef VMSVGA3D_DX
2962 //DEBUG_BREAKPOINT_TEST();
2963 RT_NOREF(cbCmd);
2964 return vmsvga3dDXDefineRenderTargetView(pThisCC, idDXContext, pCmd);
2965#else
2966 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2967 return VERR_NOT_SUPPORTED;
2968#endif
2969}
2970
2971
2972/* SVGA_3D_CMD_DX_DESTROY_RENDERTARGET_VIEW 1188 */
2973static int vmsvga3dCmdDXDestroyRenderTargetView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyRenderTargetView const *pCmd, uint32_t cbCmd)
2974{
2975#ifdef VMSVGA3D_DX
2976 //DEBUG_BREAKPOINT_TEST();
2977 RT_NOREF(cbCmd);
2978 return vmsvga3dDXDestroyRenderTargetView(pThisCC, idDXContext, pCmd);
2979#else
2980 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
2981 return VERR_NOT_SUPPORTED;
2982#endif
2983}
2984
2985
2986/* SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW 1189 */
2987static int vmsvga3dCmdDXDefineDepthStencilView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineDepthStencilView const *pCmd, uint32_t cbCmd)
2988{
2989#ifdef VMSVGA3D_DX
2990 //DEBUG_BREAKPOINT_TEST();
2991 RT_NOREF(cbCmd);
2992 SVGA3dCmdDXDefineDepthStencilView_v2 cmd;
2993 cmd.depthStencilViewId = pCmd->depthStencilViewId;
2994 cmd.sid = pCmd->sid;
2995 cmd.format = pCmd->format;
2996 cmd.resourceDimension = pCmd->resourceDimension;
2997 cmd.mipSlice = pCmd->mipSlice;
2998 cmd.firstArraySlice = pCmd->firstArraySlice;
2999 cmd.arraySize = pCmd->arraySize;
3000 cmd.flags = 0;
3001 return vmsvga3dDXDefineDepthStencilView(pThisCC, idDXContext, &cmd);
3002#else
3003 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3004 return VERR_NOT_SUPPORTED;
3005#endif
3006}
3007
3008
3009/* SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_VIEW 1190 */
3010static int vmsvga3dCmdDXDestroyDepthStencilView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyDepthStencilView const *pCmd, uint32_t cbCmd)
3011{
3012#ifdef VMSVGA3D_DX
3013 //DEBUG_BREAKPOINT_TEST();
3014 RT_NOREF(cbCmd);
3015 return vmsvga3dDXDestroyDepthStencilView(pThisCC, idDXContext, pCmd);
3016#else
3017 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3018 return VERR_NOT_SUPPORTED;
3019#endif
3020}
3021
3022
3023/* SVGA_3D_CMD_DX_DEFINE_ELEMENTLAYOUT 1191 */
3024static int vmsvga3dCmdDXDefineElementLayout(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineElementLayout const *pCmd, uint32_t cbCmd)
3025{
3026#ifdef VMSVGA3D_DX
3027 //DEBUG_BREAKPOINT_TEST();
3028 SVGA3dInputElementDesc const *paDesc = (SVGA3dInputElementDesc *)&pCmd[1];
3029 uint32_t const cDesc = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dInputElementDesc);
3030 return vmsvga3dDXDefineElementLayout(pThisCC, idDXContext, pCmd->elementLayoutId, cDesc, paDesc);
3031#else
3032 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3033 return VERR_NOT_SUPPORTED;
3034#endif
3035}
3036
3037
3038/* SVGA_3D_CMD_DX_DESTROY_ELEMENTLAYOUT 1192 */
3039static int vmsvga3dCmdDXDestroyElementLayout(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyElementLayout const *pCmd, uint32_t cbCmd)
3040{
3041#ifdef VMSVGA3D_DX
3042 //DEBUG_BREAKPOINT_TEST();
3043 RT_NOREF(cbCmd);
3044 return vmsvga3dDXDestroyElementLayout(pThisCC, idDXContext, pCmd);
3045#else
3046 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3047 return VERR_NOT_SUPPORTED;
3048#endif
3049}
3050
3051
3052/* SVGA_3D_CMD_DX_DEFINE_BLEND_STATE 1193 */
3053static int vmsvga3dCmdDXDefineBlendState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineBlendState const *pCmd, uint32_t cbCmd)
3054{
3055#ifdef VMSVGA3D_DX
3056 //DEBUG_BREAKPOINT_TEST();
3057 RT_NOREF(cbCmd);
3058 return vmsvga3dDXDefineBlendState(pThisCC, idDXContext, pCmd);
3059#else
3060 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3061 return VERR_NOT_SUPPORTED;
3062#endif
3063}
3064
3065
3066/* SVGA_3D_CMD_DX_DESTROY_BLEND_STATE 1194 */
3067static int vmsvga3dCmdDXDestroyBlendState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyBlendState const *pCmd, uint32_t cbCmd)
3068{
3069#ifdef VMSVGA3D_DX
3070 //DEBUG_BREAKPOINT_TEST();
3071 RT_NOREF(cbCmd);
3072 return vmsvga3dDXDestroyBlendState(pThisCC, idDXContext, pCmd);
3073#else
3074 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3075 return VERR_NOT_SUPPORTED;
3076#endif
3077}
3078
3079
3080/* SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_STATE 1195 */
3081static int vmsvga3dCmdDXDefineDepthStencilState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineDepthStencilState const *pCmd, uint32_t cbCmd)
3082{
3083#ifdef VMSVGA3D_DX
3084 //DEBUG_BREAKPOINT_TEST();
3085 RT_NOREF(cbCmd);
3086 return vmsvga3dDXDefineDepthStencilState(pThisCC, idDXContext, pCmd);
3087#else
3088 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3089 return VERR_NOT_SUPPORTED;
3090#endif
3091}
3092
3093
3094/* SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_STATE 1196 */
3095static int vmsvga3dCmdDXDestroyDepthStencilState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyDepthStencilState const *pCmd, uint32_t cbCmd)
3096{
3097#ifdef VMSVGA3D_DX
3098 //DEBUG_BREAKPOINT_TEST();
3099 RT_NOREF(cbCmd);
3100 return vmsvga3dDXDestroyDepthStencilState(pThisCC, idDXContext, pCmd);
3101#else
3102 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3103 return VERR_NOT_SUPPORTED;
3104#endif
3105}
3106
3107
3108/* SVGA_3D_CMD_DX_DEFINE_RASTERIZER_STATE 1197 */
3109static int vmsvga3dCmdDXDefineRasterizerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineRasterizerState const *pCmd, uint32_t cbCmd)
3110{
3111#ifdef VMSVGA3D_DX
3112 //DEBUG_BREAKPOINT_TEST();
3113 RT_NOREF(cbCmd);
3114 return vmsvga3dDXDefineRasterizerState(pThisCC, idDXContext, pCmd);
3115#else
3116 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3117 return VERR_NOT_SUPPORTED;
3118#endif
3119}
3120
3121
3122/* SVGA_3D_CMD_DX_DESTROY_RASTERIZER_STATE 1198 */
3123static int vmsvga3dCmdDXDestroyRasterizerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyRasterizerState const *pCmd, uint32_t cbCmd)
3124{
3125#ifdef VMSVGA3D_DX
3126 //DEBUG_BREAKPOINT_TEST();
3127 RT_NOREF(cbCmd);
3128 return vmsvga3dDXDestroyRasterizerState(pThisCC, idDXContext, pCmd);
3129#else
3130 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3131 return VERR_NOT_SUPPORTED;
3132#endif
3133}
3134
3135
3136/* SVGA_3D_CMD_DX_DEFINE_SAMPLER_STATE 1199 */
3137static int vmsvga3dCmdDXDefineSamplerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineSamplerState const *pCmd, uint32_t cbCmd)
3138{
3139#ifdef VMSVGA3D_DX
3140 //DEBUG_BREAKPOINT_TEST();
3141 RT_NOREF(cbCmd);
3142 return vmsvga3dDXDefineSamplerState(pThisCC, idDXContext, pCmd);
3143#else
3144 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3145 return VERR_NOT_SUPPORTED;
3146#endif
3147}
3148
3149
3150/* SVGA_3D_CMD_DX_DESTROY_SAMPLER_STATE 1200 */
3151static int vmsvga3dCmdDXDestroySamplerState(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroySamplerState const *pCmd, uint32_t cbCmd)
3152{
3153#ifdef VMSVGA3D_DX
3154 //DEBUG_BREAKPOINT_TEST();
3155 RT_NOREF(cbCmd);
3156 return vmsvga3dDXDestroySamplerState(pThisCC, idDXContext, pCmd);
3157#else
3158 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3159 return VERR_NOT_SUPPORTED;
3160#endif
3161}
3162
3163
3164/* SVGA_3D_CMD_DX_DEFINE_SHADER 1201 */
3165static int vmsvga3dCmdDXDefineShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineShader const *pCmd, uint32_t cbCmd)
3166{
3167#ifdef VMSVGA3D_DX
3168 //DEBUG_BREAKPOINT_TEST();
3169 RT_NOREF(cbCmd);
3170 return vmsvga3dDXDefineShader(pThisCC, idDXContext, pCmd);
3171#else
3172 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3173 return VERR_NOT_SUPPORTED;
3174#endif
3175}
3176
3177
3178/* SVGA_3D_CMD_DX_DESTROY_SHADER 1202 */
3179static int vmsvga3dCmdDXDestroyShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyShader const *pCmd, uint32_t cbCmd)
3180{
3181#ifdef VMSVGA3D_DX
3182 //DEBUG_BREAKPOINT_TEST();
3183 RT_NOREF(cbCmd);
3184 return vmsvga3dDXDestroyShader(pThisCC, idDXContext, pCmd);
3185#else
3186 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3187 return VERR_NOT_SUPPORTED;
3188#endif
3189}
3190
3191
3192/* SVGA_3D_CMD_DX_BIND_SHADER 1203 */
3193static int vmsvga3dCmdDXBindShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindShader const *pCmd, uint32_t cbCmd)
3194{
3195#ifdef VMSVGA3D_DX
3196 //DEBUG_BREAKPOINT_TEST();
3197 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3198 RT_NOREF(idDXContext, cbCmd);
3199 /* This returns NULL if mob does not exist. If the guest sends a wrong mob id, the current mob will be unbound. */
3200 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
3201 return vmsvga3dDXBindShader(pThisCC, pCmd, pMob);
3202#else
3203 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3204 return VERR_NOT_SUPPORTED;
3205#endif
3206}
3207
3208
3209/* SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT 1204 */
3210static int vmsvga3dCmdDXDefineStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineStreamOutput const *pCmd, uint32_t cbCmd)
3211{
3212#ifdef VMSVGA3D_DX
3213 //DEBUG_BREAKPOINT_TEST();
3214 RT_NOREF(cbCmd);
3215 return vmsvga3dDXDefineStreamOutput(pThisCC, idDXContext, pCmd);
3216#else
3217 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3218 return VERR_NOT_SUPPORTED;
3219#endif
3220}
3221
3222
3223/* SVGA_3D_CMD_DX_DESTROY_STREAMOUTPUT 1205 */
3224static int vmsvga3dCmdDXDestroyStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyStreamOutput const *pCmd, uint32_t cbCmd)
3225{
3226#ifdef VMSVGA3D_DX
3227 //DEBUG_BREAKPOINT_TEST();
3228 RT_NOREF(cbCmd);
3229 return vmsvga3dDXDestroyStreamOutput(pThisCC, idDXContext, pCmd);
3230#else
3231 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3232 return VERR_NOT_SUPPORTED;
3233#endif
3234}
3235
3236
3237/* SVGA_3D_CMD_DX_SET_STREAMOUTPUT 1206 */
3238static int vmsvga3dCmdDXSetStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetStreamOutput const *pCmd, uint32_t cbCmd)
3239{
3240#ifdef VMSVGA3D_DX
3241 //DEBUG_BREAKPOINT_TEST();
3242 RT_NOREF(cbCmd);
3243 return vmsvga3dDXSetStreamOutput(pThisCC, idDXContext, pCmd);
3244#else
3245 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3246 return VERR_NOT_SUPPORTED;
3247#endif
3248}
3249
3250
3251/* SVGA_3D_CMD_DX_SET_COTABLE 1207 */
3252static int vmsvga3dCmdDXSetCOTable(PVGASTATECC pThisCC, SVGA3dCmdDXSetCOTable const *pCmd, uint32_t cbCmd)
3253{
3254#ifdef VMSVGA3D_DX
3255 //DEBUG_BREAKPOINT_TEST();
3256 RT_NOREF(cbCmd);
3257 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3258 /* This returns NULL if mob does not exist. If the guest sends a wrong mob id, the current mob will be unbound. */
3259 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobid);
3260 return vmsvga3dDXSetCOTable(pThisCC, pCmd, pMob);
3261#else
3262 RT_NOREF(pThisCC, pCmd, cbCmd);
3263 return VERR_NOT_SUPPORTED;
3264#endif
3265}
3266
3267
3268/* SVGA_3D_CMD_DX_READBACK_COTABLE 1208 */
3269static int vmsvga3dCmdDXReadbackCOTable(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXReadbackCOTable const *pCmd, uint32_t cbCmd)
3270{
3271#ifdef VMSVGA3D_DX
3272 //DEBUG_BREAKPOINT_TEST();
3273 RT_NOREF(idDXContext, cbCmd);
3274 return vmsvga3dDXReadbackCOTable(pThisCC, pCmd);
3275#else
3276 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3277 return VERR_NOT_SUPPORTED;
3278#endif
3279}
3280
3281
3282/* SVGA_3D_CMD_DX_BUFFER_COPY 1209 */
3283static int vmsvga3dCmdDXBufferCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBufferCopy const *pCmd, uint32_t cbCmd)
3284{
3285#ifdef VMSVGA3D_DX
3286 //DEBUG_BREAKPOINT_TEST();
3287 RT_NOREF(idDXContext, cbCmd);
3288
3289 int rc;
3290
3291 /** @todo Backend should o the copy is both buffers have a hardware resource. */
3292 SVGA3dSurfaceImageId imageBufferSrc;
3293 imageBufferSrc.sid = pCmd->src;
3294 imageBufferSrc.face = 0;
3295 imageBufferSrc.mipmap = 0;
3296
3297 SVGA3dSurfaceImageId imageBufferDest;
3298 imageBufferDest.sid = pCmd->dest;
3299 imageBufferDest.face = 0;
3300 imageBufferDest.mipmap = 0;
3301
3302 /*
3303 * Map the source buffer.
3304 */
3305 VMSVGA3D_MAPPED_SURFACE mapBufferSrc;
3306 rc = vmsvga3dSurfaceMap(pThisCC, &imageBufferSrc, NULL, VMSVGA3D_SURFACE_MAP_READ, &mapBufferSrc);
3307 if (RT_SUCCESS(rc))
3308 {
3309 /*
3310 * Map the destination buffer.
3311 */
3312 VMSVGA3D_MAPPED_SURFACE mapBufferDest;
3313 rc = vmsvga3dSurfaceMap(pThisCC, &imageBufferDest, NULL, VMSVGA3D_SURFACE_MAP_WRITE, &mapBufferDest);
3314 if (RT_SUCCESS(rc))
3315 {
3316 /*
3317 * Copy the source buffer to the destination.
3318 */
3319 uint8_t const *pu8BufferSrc = (uint8_t *)mapBufferSrc.pvData;
3320 uint32_t const cbBufferSrc = mapBufferSrc.cbRow;
3321
3322 uint8_t *pu8BufferDest = (uint8_t *)mapBufferDest.pvData;
3323 uint32_t const cbBufferDest = mapBufferDest.cbRow;
3324
3325 if ( pCmd->srcX < cbBufferSrc
3326 && pCmd->width <= cbBufferSrc- pCmd->srcX
3327 && pCmd->destX < cbBufferDest
3328 && pCmd->width <= cbBufferDest - pCmd->destX)
3329 {
3330 RT_UNTRUSTED_VALIDATED_FENCE();
3331
3332 memcpy(&pu8BufferDest[pCmd->destX], &pu8BufferSrc[pCmd->srcX], pCmd->width);
3333 }
3334 else
3335 ASSERT_GUEST_FAILED_STMT(rc = VERR_INVALID_PARAMETER);
3336
3337 vmsvga3dSurfaceUnmap(pThisCC, &imageBufferDest, &mapBufferDest, true);
3338 }
3339
3340 vmsvga3dSurfaceUnmap(pThisCC, &imageBufferSrc, &mapBufferSrc, false);
3341 }
3342
3343 return rc;
3344#else
3345 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3346 return VERR_NOT_SUPPORTED;
3347#endif
3348}
3349
3350
3351/* SVGA_3D_CMD_DX_TRANSFER_FROM_BUFFER 1210 */
3352static int vmsvga3dCmdDXTransferFromBuffer(PVGASTATECC pThisCC, SVGA3dCmdDXTransferFromBuffer const *pCmd, uint32_t cbCmd)
3353{
3354#ifdef VMSVGA3D_DX
3355 //DEBUG_BREAKPOINT_TEST();
3356 RT_NOREF(cbCmd);
3357
3358 /* Plan:
3359 * - map the buffer;
3360 * - map the surface;
3361 * - copy from buffer map to the surface map.
3362 */
3363
3364 int rc;
3365
3366 SVGA3dSurfaceImageId imageBuffer;
3367 imageBuffer.sid = pCmd->srcSid;
3368 imageBuffer.face = 0;
3369 imageBuffer.mipmap = 0;
3370
3371 SVGA3dSurfaceImageId imageSurface;
3372 imageSurface.sid = pCmd->destSid;
3373 rc = vmsvga3dCalcSurfaceMipmapAndFace(pThisCC, pCmd->destSid, pCmd->destSubResource, &imageSurface.mipmap, &imageSurface.face);
3374 AssertRCReturn(rc, rc);
3375
3376 /*
3377 * Map the buffer.
3378 */
3379 VMSVGA3D_MAPPED_SURFACE mapBuffer;
3380 rc = vmsvga3dSurfaceMap(pThisCC, &imageBuffer, NULL, VMSVGA3D_SURFACE_MAP_READ, &mapBuffer);
3381 if (RT_SUCCESS(rc))
3382 {
3383 /*
3384 * Map the surface.
3385 */
3386 VMSVGA3D_MAPPED_SURFACE mapSurface;
3387 rc = vmsvga3dSurfaceMap(pThisCC, &imageSurface, &pCmd->destBox, VMSVGA3D_SURFACE_MAP_WRITE, &mapSurface);
3388 if (RT_SUCCESS(rc))
3389 {
3390 /*
3391 * Copy the mapped buffer to the surface. "Raw byte wise transfer"
3392 */
3393 uint8_t const *pu8Buffer = (uint8_t *)mapBuffer.pvData;
3394 uint32_t const cbBuffer = mapBuffer.cbRow;
3395
3396 if (pCmd->srcOffset <= cbBuffer)
3397 {
3398 RT_UNTRUSTED_VALIDATED_FENCE();
3399 uint8_t const *pu8BufferBegin = pu8Buffer;
3400 uint8_t const *pu8BufferEnd = pu8Buffer + cbBuffer;
3401
3402 pu8Buffer += pCmd->srcOffset;
3403
3404 uint8_t *pu8Surface = (uint8_t *)mapSurface.pvData;
3405
3406 uint32_t const cbRowCopy = RT_MIN(pCmd->srcPitch, mapSurface.cbRow);
3407 for (uint32_t z = 0; z < mapSurface.box.d && RT_SUCCESS(rc); ++z)
3408 {
3409 uint8_t const *pu8BufferRow = pu8Buffer;
3410 uint8_t *pu8SurfaceRow = pu8Surface;
3411 for (uint32_t iRow = 0; iRow < mapSurface.cRows; ++iRow)
3412 {
3413 ASSERT_GUEST_STMT_BREAK( (uintptr_t)pu8BufferRow >= (uintptr_t)pu8BufferBegin
3414 && (uintptr_t)pu8BufferRow < (uintptr_t)pu8BufferEnd
3415 && (uintptr_t)pu8BufferRow < (uintptr_t)(pu8BufferRow + cbRowCopy)
3416 && (uintptr_t)(pu8BufferRow + cbRowCopy) > (uintptr_t)pu8BufferBegin
3417 && (uintptr_t)(pu8BufferRow + cbRowCopy) <= (uintptr_t)pu8BufferEnd,
3418 rc = VERR_INVALID_PARAMETER);
3419
3420 memcpy(pu8SurfaceRow, pu8BufferRow, cbRowCopy);
3421
3422 pu8SurfaceRow += mapSurface.cbRowPitch;
3423 pu8BufferRow += pCmd->srcPitch;
3424 }
3425
3426 pu8Buffer += pCmd->srcSlicePitch;
3427 pu8Surface += mapSurface.cbDepthPitch;
3428 }
3429 }
3430 else
3431 ASSERT_GUEST_FAILED_STMT(rc = VERR_INVALID_PARAMETER);
3432
3433 vmsvga3dSurfaceUnmap(pThisCC, &imageSurface, &mapSurface, true);
3434 }
3435
3436 vmsvga3dSurfaceUnmap(pThisCC, &imageBuffer, &mapBuffer, false);
3437 }
3438
3439 return rc;
3440#else
3441 RT_NOREF(pThisCC, pCmd, cbCmd);
3442 return VERR_NOT_SUPPORTED;
3443#endif
3444}
3445
3446
3447/* SVGA_3D_CMD_DX_SURFACE_COPY_AND_READBACK 1211 */
3448static int vmsvga3dCmdDXSurfaceCopyAndReadback(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSurfaceCopyAndReadback const *pCmd, uint32_t cbCmd)
3449{
3450#ifdef VMSVGA3D_DX
3451 DEBUG_BREAKPOINT_TEST();
3452 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3453 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3454 return vmsvga3dDXSurfaceCopyAndReadback(pThisCC, idDXContext);
3455#else
3456 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3457 return VERR_NOT_SUPPORTED;
3458#endif
3459}
3460
3461
3462/* SVGA_3D_CMD_DX_MOVE_QUERY 1212 */
3463static int vmsvga3dCmdDXMoveQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXMoveQuery const *pCmd, uint32_t cbCmd)
3464{
3465#ifdef VMSVGA3D_DX
3466 DEBUG_BREAKPOINT_TEST();
3467 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3468 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3469 return vmsvga3dDXMoveQuery(pThisCC, idDXContext);
3470#else
3471 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3472 return VERR_NOT_SUPPORTED;
3473#endif
3474}
3475
3476
3477/* SVGA_3D_CMD_DX_BIND_ALL_QUERY 1213 */
3478static int vmsvga3dCmdDXBindAllQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindAllQuery const *pCmd, uint32_t cbCmd)
3479{
3480#ifdef VMSVGA3D_DX
3481 //DEBUG_BREAKPOINT_TEST();
3482 RT_NOREF(cbCmd);
3483 return vmsvga3dDXBindAllQuery(pThisCC, idDXContext, pCmd);
3484#else
3485 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3486 return VERR_NOT_SUPPORTED;
3487#endif
3488}
3489
3490
3491/* SVGA_3D_CMD_DX_READBACK_ALL_QUERY 1214 */
3492static int vmsvga3dCmdDXReadbackAllQuery(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXReadbackAllQuery const *pCmd, uint32_t cbCmd)
3493{
3494#ifdef VMSVGA3D_DX
3495 //DEBUG_BREAKPOINT_TEST();
3496 RT_NOREF(cbCmd);
3497 return vmsvga3dDXReadbackAllQuery(pThisCC, idDXContext, pCmd);
3498#else
3499 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3500 return VERR_NOT_SUPPORTED;
3501#endif
3502}
3503
3504
3505/* SVGA_3D_CMD_DX_PRED_TRANSFER_FROM_BUFFER 1215 */
3506static int vmsvga3dCmdDXPredTransferFromBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredTransferFromBuffer const *pCmd, uint32_t cbCmd)
3507{
3508#ifdef VMSVGA3D_DX
3509 //DEBUG_BREAKPOINT_TEST();
3510 RT_NOREF(idDXContext, cbCmd);
3511
3512 /* This command is executed in a context: "The context is implied from the command buffer header."
3513 * However the device design allows to do the transfer without a context, so re-use context-less command handler.
3514 */
3515 SVGA3dCmdDXTransferFromBuffer cmd;
3516 cmd.srcSid = pCmd->srcSid;
3517 cmd.srcOffset = pCmd->srcOffset;
3518 cmd.srcPitch = pCmd->srcPitch;
3519 cmd.srcSlicePitch = pCmd->srcSlicePitch;
3520 cmd.destSid = pCmd->destSid;
3521 cmd.destSubResource = pCmd->destSubResource;
3522 cmd.destBox = pCmd->destBox;
3523 return vmsvga3dCmdDXTransferFromBuffer(pThisCC, &cmd, sizeof(cmd));
3524#else
3525 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3526 return VERR_NOT_SUPPORTED;
3527#endif
3528}
3529
3530
3531/* SVGA_3D_CMD_DX_MOB_FENCE_64 1216 */
3532static int vmsvga3dCmdDXMobFence64(PVGASTATECC pThisCC, SVGA3dCmdDXMobFence64 const *pCmd, uint32_t cbCmd)
3533{
3534#ifdef VMSVGA3D_DX
3535 //DEBUG_BREAKPOINT_TEST();
3536 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3537 RT_NOREF(cbCmd);
3538
3539 PVMSVGAMOB pMob = vmsvgaR3MobGet(pSvgaR3State, pCmd->mobId);
3540 ASSERT_GUEST_RETURN(pMob, VERR_INVALID_PARAMETER);
3541
3542 int rc = vmsvgaR3MobWrite(pSvgaR3State, pMob, pCmd->mobOffset, &pCmd->value, sizeof(pCmd->value));
3543 ASSERT_GUEST_RETURN(RT_SUCCESS(rc), rc);
3544
3545 return VINF_SUCCESS;
3546#else
3547 RT_NOREF(pThisCC, pCmd, cbCmd);
3548 return VERR_NOT_SUPPORTED;
3549#endif
3550}
3551
3552
3553/* SVGA_3D_CMD_DX_BIND_ALL_SHADER 1217 */
3554static int vmsvga3dCmdDXBindAllShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindAllShader const *pCmd, uint32_t cbCmd)
3555{
3556#ifdef VMSVGA3D_DX
3557 DEBUG_BREAKPOINT_TEST();
3558 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3559 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3560 return vmsvga3dDXBindAllShader(pThisCC, idDXContext);
3561#else
3562 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3563 return VERR_NOT_SUPPORTED;
3564#endif
3565}
3566
3567
3568/* SVGA_3D_CMD_DX_HINT 1218 */
3569static int vmsvga3dCmdDXHint(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXHint const *pCmd, uint32_t cbCmd)
3570{
3571#ifdef VMSVGA3D_DX
3572 DEBUG_BREAKPOINT_TEST();
3573 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3574 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3575 return vmsvga3dDXHint(pThisCC, idDXContext);
3576#else
3577 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3578 return VERR_NOT_SUPPORTED;
3579#endif
3580}
3581
3582
3583/* SVGA_3D_CMD_DX_BUFFER_UPDATE 1219 */
3584static int vmsvga3dCmdDXBufferUpdate(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBufferUpdate const *pCmd, uint32_t cbCmd)
3585{
3586#ifdef VMSVGA3D_DX
3587 DEBUG_BREAKPOINT_TEST();
3588 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3589 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3590 return vmsvga3dDXBufferUpdate(pThisCC, idDXContext);
3591#else
3592 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3593 return VERR_NOT_SUPPORTED;
3594#endif
3595}
3596
3597
3598/* SVGA_3D_CMD_DX_SET_VS_CONSTANT_BUFFER_OFFSET 1220 */
3599static int vmsvga3dCmdDXSetVSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetVSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3600{
3601#ifdef VMSVGA3D_DX
3602 //DEBUG_BREAKPOINT_TEST();
3603 RT_NOREF(cbCmd);
3604 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_VS);
3605#else
3606 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3607 return VERR_NOT_SUPPORTED;
3608#endif
3609}
3610
3611
3612/* SVGA_3D_CMD_DX_SET_PS_CONSTANT_BUFFER_OFFSET 1221 */
3613static int vmsvga3dCmdDXSetPSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetPSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3614{
3615#ifdef VMSVGA3D_DX
3616 //DEBUG_BREAKPOINT_TEST();
3617 RT_NOREF(cbCmd);
3618 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_PS);
3619#else
3620 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3621 return VERR_NOT_SUPPORTED;
3622#endif
3623}
3624
3625
3626/* SVGA_3D_CMD_DX_SET_GS_CONSTANT_BUFFER_OFFSET 1222 */
3627static int vmsvga3dCmdDXSetGSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetGSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3628{
3629#ifdef VMSVGA3D_DX
3630 //DEBUG_BREAKPOINT_TEST();
3631 RT_NOREF(cbCmd);
3632 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_GS);
3633#else
3634 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3635 return VERR_NOT_SUPPORTED;
3636#endif
3637}
3638
3639
3640/* SVGA_3D_CMD_DX_SET_HS_CONSTANT_BUFFER_OFFSET 1223 */
3641static int vmsvga3dCmdDXSetHSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetHSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3642{
3643#ifdef VMSVGA3D_DX
3644 //DEBUG_BREAKPOINT_TEST();
3645 RT_NOREF(cbCmd);
3646 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_HS);
3647#else
3648 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3649 return VERR_NOT_SUPPORTED;
3650#endif
3651}
3652
3653
3654/* SVGA_3D_CMD_DX_SET_DS_CONSTANT_BUFFER_OFFSET 1224 */
3655static int vmsvga3dCmdDXSetDSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetDSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3656{
3657#ifdef VMSVGA3D_DX
3658 //DEBUG_BREAKPOINT_TEST();
3659 RT_NOREF(cbCmd);
3660 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_DS);
3661#else
3662 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3663 return VERR_NOT_SUPPORTED;
3664#endif
3665}
3666
3667
3668/* SVGA_3D_CMD_DX_SET_CS_CONSTANT_BUFFER_OFFSET 1225 */
3669static int vmsvga3dCmdDXSetCSConstantBufferOffset(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetCSConstantBufferOffset const *pCmd, uint32_t cbCmd)
3670{
3671#ifdef VMSVGA3D_DX
3672 //DEBUG_BREAKPOINT_TEST();
3673 RT_NOREF(cbCmd);
3674 return vmsvga3dDXSetConstantBufferOffset(pThisCC, idDXContext, pCmd, SVGA3D_SHADERTYPE_CS);
3675#else
3676 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3677 return VERR_NOT_SUPPORTED;
3678#endif
3679}
3680
3681
3682/* SVGA_3D_CMD_DX_COND_BIND_ALL_SHADER 1226 */
3683static int vmsvga3dCmdDXCondBindAllShader(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXCondBindAllShader const *pCmd, uint32_t cbCmd)
3684{
3685#ifdef VMSVGA3D_DX
3686 DEBUG_BREAKPOINT_TEST();
3687 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3688 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3689 return vmsvga3dDXCondBindAllShader(pThisCC, idDXContext);
3690#else
3691 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3692 return VERR_NOT_SUPPORTED;
3693#endif
3694}
3695
3696
3697/* SVGA_3D_CMD_SCREEN_COPY 1227 */
3698static int vmsvga3dCmdScreenCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdScreenCopy const *pCmd, uint32_t cbCmd)
3699{
3700#ifdef VMSVGA3D_DX
3701 DEBUG_BREAKPOINT_TEST();
3702 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3703 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3704 return vmsvga3dScreenCopy(pThisCC, idDXContext);
3705#else
3706 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3707 return VERR_NOT_SUPPORTED;
3708#endif
3709}
3710
3711
3712/* SVGA_3D_CMD_GROW_OTABLE 1236 */
3713static int vmsvga3dCmdGrowOTable(PVGASTATECC pThisCC, SVGA3dCmdGrowOTable const *pCmd, uint32_t cbCmd)
3714{
3715#ifdef VMSVGA3D_DX
3716 //DEBUG_BREAKPOINT_TEST();
3717 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3718 RT_NOREF(cbCmd);
3719 return vmsvgaR3OTableSetOrGrow(pSvgaR3State, pCmd->type, pCmd->baseAddress,
3720 pCmd->sizeInBytes, pCmd->validSizeInBytes, pCmd->ptDepth, /*fGrow*/ true);
3721#else
3722 RT_NOREF(pThisCC, pCmd, cbCmd);
3723 return VERR_NOT_SUPPORTED;
3724#endif
3725}
3726
3727
3728/* SVGA_3D_CMD_DX_GROW_COTABLE 1237 */
3729static int vmsvga3dCmdDXGrowCOTable(PVGASTATECC pThisCC, SVGA3dCmdDXGrowCOTable const *pCmd, uint32_t cbCmd)
3730{
3731#ifdef VMSVGA3D_DX
3732 //DEBUG_BREAKPOINT_TEST();
3733 RT_NOREF(cbCmd);
3734 return vmsvga3dDXGrowCOTable(pThisCC, pCmd);
3735#else
3736 RT_NOREF(pThisCC, pCmd, cbCmd);
3737 return VERR_NOT_SUPPORTED;
3738#endif
3739}
3740
3741
3742/* SVGA_3D_CMD_INTRA_SURFACE_COPY 1238 */
3743static int vmsvga3dCmdIntraSurfaceCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdIntraSurfaceCopy const *pCmd, uint32_t cbCmd)
3744{
3745#ifdef VMSVGA3D_DX
3746 //DEBUG_BREAKPOINT_TEST();
3747 RT_NOREF(cbCmd);
3748 return vmsvga3dIntraSurfaceCopy(pThisCC, idDXContext, pCmd);
3749#else
3750 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3751 return VERR_NOT_SUPPORTED;
3752#endif
3753}
3754
3755
3756/* SVGA_3D_CMD_DEFINE_GB_SURFACE_V3 1239 */
3757static int vmsvga3dCmdDefineGBSurface_v3(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface_v3 const *pCmd)
3758{
3759#ifdef VMSVGA3D_DX
3760 //DEBUG_BREAKPOINT_TEST();
3761 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3762
3763 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
3764 SVGAOTableSurfaceEntry entry;
3765 RT_ZERO(entry);
3766 entry.format = pCmd->format;
3767 entry.surface1Flags = (uint32_t)(pCmd->surfaceFlags);
3768 entry.numMipLevels = pCmd->numMipLevels;
3769 entry.multisampleCount = pCmd->multisampleCount;
3770 entry.autogenFilter = pCmd->autogenFilter;
3771 entry.size = pCmd->size;
3772 entry.mobid = SVGA_ID_INVALID;
3773 entry.arraySize = pCmd->arraySize;
3774 // entry.mobPitch = 0;
3775 entry.surface2Flags = (uint32_t)(pCmd->surfaceFlags >> UINT64_C(32));
3776 entry.multisamplePattern = pCmd->multisamplePattern;
3777 entry.qualityLevel = pCmd->qualityLevel;
3778 // entry.bufferByteStride = 0;
3779 // entry.minLOD = 0;
3780
3781 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
3782 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
3783 if (RT_SUCCESS(rc))
3784 {
3785 /* Create the host surface. */
3786 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
3787 pCmd->multisampleCount, pCmd->multisamplePattern, pCmd->qualityLevel, pCmd->autogenFilter,
3788 pCmd->numMipLevels, &pCmd->size, pCmd->arraySize, /* bufferByteStride = */ 0, /* fAllocMipLevels = */ false);
3789 }
3790 return rc;
3791#else
3792 RT_NOREF(pThisCC, pCmd);
3793 return VERR_NOT_SUPPORTED;
3794#endif
3795}
3796
3797
3798/* SVGA_3D_CMD_DX_RESOLVE_COPY 1240 */
3799static int vmsvga3dCmdDXResolveCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXResolveCopy const *pCmd, uint32_t cbCmd)
3800{
3801#ifdef VMSVGA3D_DX
3802 //DEBUG_BREAKPOINT_TEST();
3803 RT_NOREF(cbCmd);
3804 return vmsvga3dDXResolveCopy(pThisCC, idDXContext, pCmd);
3805#else
3806 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3807 return VERR_NOT_SUPPORTED;
3808#endif
3809}
3810
3811
3812/* SVGA_3D_CMD_DX_PRED_RESOLVE_COPY 1241 */
3813static int vmsvga3dCmdDXPredResolveCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredResolveCopy const *pCmd, uint32_t cbCmd)
3814{
3815#ifdef VMSVGA3D_DX
3816 DEBUG_BREAKPOINT_TEST();
3817 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3818 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3819 return vmsvga3dDXPredResolveCopy(pThisCC, idDXContext);
3820#else
3821 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3822 return VERR_NOT_SUPPORTED;
3823#endif
3824}
3825
3826
3827/* SVGA_3D_CMD_DX_PRED_CONVERT_REGION 1242 */
3828static int vmsvga3dCmdDXPredConvertRegion(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredConvertRegion const *pCmd, uint32_t cbCmd)
3829{
3830#ifdef VMSVGA3D_DX
3831 DEBUG_BREAKPOINT_TEST();
3832 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3833 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3834 return vmsvga3dDXPredConvertRegion(pThisCC, idDXContext);
3835#else
3836 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3837 return VERR_NOT_SUPPORTED;
3838#endif
3839}
3840
3841
3842/* SVGA_3D_CMD_DX_PRED_CONVERT 1243 */
3843static int vmsvga3dCmdDXPredConvert(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXPredConvert const *pCmd, uint32_t cbCmd)
3844{
3845#ifdef VMSVGA3D_DX
3846 DEBUG_BREAKPOINT_TEST();
3847 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3848 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3849 return vmsvga3dDXPredConvert(pThisCC, idDXContext);
3850#else
3851 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3852 return VERR_NOT_SUPPORTED;
3853#endif
3854}
3855
3856
3857/* SVGA_3D_CMD_WHOLE_SURFACE_COPY 1244 */
3858static int vmsvga3dCmdWholeSurfaceCopy(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdWholeSurfaceCopy const *pCmd, uint32_t cbCmd)
3859{
3860#ifdef VMSVGA3D_DX
3861 DEBUG_BREAKPOINT_TEST();
3862 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
3863 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
3864 return vmsvga3dWholeSurfaceCopy(pThisCC, idDXContext);
3865#else
3866 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3867 return VERR_NOT_SUPPORTED;
3868#endif
3869}
3870
3871
3872/* SVGA_3D_CMD_DX_DEFINE_UA_VIEW 1245 */
3873static int vmsvga3dCmdDXDefineUAView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineUAView const *pCmd, uint32_t cbCmd)
3874{
3875#ifdef VMSVGA3D_DX
3876 //DEBUG_BREAKPOINT_TEST();
3877 RT_NOREF(cbCmd);
3878 return vmsvga3dDXDefineUAView(pThisCC, idDXContext, pCmd);
3879#else
3880 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3881 return VERR_NOT_SUPPORTED;
3882#endif
3883}
3884
3885
3886/* SVGA_3D_CMD_DX_DESTROY_UA_VIEW 1246 */
3887static int vmsvga3dCmdDXDestroyUAView(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDestroyUAView const *pCmd, uint32_t cbCmd)
3888{
3889#ifdef VMSVGA3D_DX
3890 //DEBUG_BREAKPOINT_TEST();
3891 RT_NOREF(cbCmd);
3892 return vmsvga3dDXDestroyUAView(pThisCC, idDXContext, pCmd);
3893#else
3894 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3895 return VERR_NOT_SUPPORTED;
3896#endif
3897}
3898
3899
3900/* SVGA_3D_CMD_DX_CLEAR_UA_VIEW_UINT 1247 */
3901static int vmsvga3dCmdDXClearUAViewUint(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearUAViewUint const *pCmd, uint32_t cbCmd)
3902{
3903#ifdef VMSVGA3D_DX
3904 DEBUG_BREAKPOINT_TEST();
3905 RT_NOREF(cbCmd);
3906 return vmsvga3dDXClearUAViewUint(pThisCC, idDXContext, pCmd);
3907#else
3908 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3909 return VERR_NOT_SUPPORTED;
3910#endif
3911}
3912
3913
3914/* SVGA_3D_CMD_DX_CLEAR_UA_VIEW_FLOAT 1248 */
3915static int vmsvga3dCmdDXClearUAViewFloat(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXClearUAViewFloat const *pCmd, uint32_t cbCmd)
3916{
3917#ifdef VMSVGA3D_DX
3918 DEBUG_BREAKPOINT_TEST();
3919 RT_NOREF(cbCmd);
3920 return vmsvga3dDXClearUAViewFloat(pThisCC, idDXContext, pCmd);
3921#else
3922 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3923 return VERR_NOT_SUPPORTED;
3924#endif
3925}
3926
3927
3928/* SVGA_3D_CMD_DX_COPY_STRUCTURE_COUNT 1249 */
3929static int vmsvga3dCmdDXCopyStructureCount(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXCopyStructureCount const *pCmd, uint32_t cbCmd)
3930{
3931#ifdef VMSVGA3D_DX
3932 //DEBUG_BREAKPOINT_TEST();
3933 RT_NOREF(cbCmd);
3934 return vmsvga3dDXCopyStructureCount(pThisCC, idDXContext, pCmd);
3935#else
3936 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3937 return VERR_NOT_SUPPORTED;
3938#endif
3939}
3940
3941
3942/* SVGA_3D_CMD_DX_SET_UA_VIEWS 1250 */
3943static int vmsvga3dCmdDXSetUAViews(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetUAViews const *pCmd, uint32_t cbCmd)
3944{
3945#ifdef VMSVGA3D_DX
3946 //DEBUG_BREAKPOINT_TEST();
3947 SVGA3dUAViewId const *paUAViewId = (SVGA3dUAViewId *)&pCmd[1];
3948 uint32_t const cUAViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dUAViewId);
3949 return vmsvga3dDXSetUAViews(pThisCC, idDXContext, pCmd, cUAViewId, paUAViewId);
3950#else
3951 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3952 return VERR_NOT_SUPPORTED;
3953#endif
3954}
3955
3956
3957/* SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED_INDIRECT 1251 */
3958static int vmsvga3dCmdDXDrawIndexedInstancedIndirect(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawIndexedInstancedIndirect const *pCmd, uint32_t cbCmd)
3959{
3960#ifdef VMSVGA3D_DX
3961 //DEBUG_BREAKPOINT_TEST();
3962 RT_NOREF(cbCmd);
3963 return vmsvga3dDXDrawIndexedInstancedIndirect(pThisCC, idDXContext, pCmd);
3964#else
3965 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3966 return VERR_NOT_SUPPORTED;
3967#endif
3968}
3969
3970
3971/* SVGA_3D_CMD_DX_DRAW_INSTANCED_INDIRECT 1252 */
3972static int vmsvga3dCmdDXDrawInstancedIndirect(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDrawInstancedIndirect const *pCmd, uint32_t cbCmd)
3973{
3974#ifdef VMSVGA3D_DX
3975 //DEBUG_BREAKPOINT_TEST();
3976 RT_NOREF(cbCmd);
3977 return vmsvga3dDXDrawInstancedIndirect(pThisCC, idDXContext, pCmd);
3978#else
3979 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3980 return VERR_NOT_SUPPORTED;
3981#endif
3982}
3983
3984
3985/* SVGA_3D_CMD_DX_DISPATCH 1253 */
3986static int vmsvga3dCmdDXDispatch(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDispatch const *pCmd, uint32_t cbCmd)
3987{
3988#ifdef VMSVGA3D_DX
3989 //DEBUG_BREAKPOINT_TEST();
3990 RT_NOREF(cbCmd);
3991 return vmsvga3dDXDispatch(pThisCC, idDXContext, pCmd);
3992#else
3993 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
3994 return VERR_NOT_SUPPORTED;
3995#endif
3996}
3997
3998
3999/* SVGA_3D_CMD_DX_DISPATCH_INDIRECT 1254 */
4000static int vmsvga3dCmdDXDispatchIndirect(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDispatchIndirect const *pCmd, uint32_t cbCmd)
4001{
4002#ifdef VMSVGA3D_DX
4003 DEBUG_BREAKPOINT_TEST();
4004 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4005 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4006 return vmsvga3dDXDispatchIndirect(pThisCC, idDXContext);
4007#else
4008 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4009 return VERR_NOT_SUPPORTED;
4010#endif
4011}
4012
4013
4014/* SVGA_3D_CMD_WRITE_ZERO_SURFACE 1255 */
4015static int vmsvga3dCmdWriteZeroSurface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdWriteZeroSurface const *pCmd, uint32_t cbCmd)
4016{
4017#ifdef VMSVGA3D_DX
4018 DEBUG_BREAKPOINT_TEST();
4019 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4020 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4021 return vmsvga3dWriteZeroSurface(pThisCC, idDXContext);
4022#else
4023 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4024 return VERR_NOT_SUPPORTED;
4025#endif
4026}
4027
4028
4029/* SVGA_3D_CMD_HINT_ZERO_SURFACE 1256 */
4030static int vmsvga3dCmdHintZeroSurface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdHintZeroSurface const *pCmd, uint32_t cbCmd)
4031{
4032#ifdef VMSVGA3D_DX
4033 DEBUG_BREAKPOINT_TEST();
4034 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4035 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4036 return vmsvga3dHintZeroSurface(pThisCC, idDXContext);
4037#else
4038 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4039 return VERR_NOT_SUPPORTED;
4040#endif
4041}
4042
4043
4044/* SVGA_3D_CMD_DX_TRANSFER_TO_BUFFER 1257 */
4045static int vmsvga3dCmdDXTransferToBuffer(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXTransferToBuffer const *pCmd, uint32_t cbCmd)
4046{
4047#ifdef VMSVGA3D_DX
4048 DEBUG_BREAKPOINT_TEST();
4049 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4050 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4051 return vmsvga3dDXTransferToBuffer(pThisCC, idDXContext);
4052#else
4053 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4054 return VERR_NOT_SUPPORTED;
4055#endif
4056}
4057
4058
4059/* SVGA_3D_CMD_DX_SET_STRUCTURE_COUNT 1258 */
4060static int vmsvga3dCmdDXSetStructureCount(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetStructureCount const *pCmd, uint32_t cbCmd)
4061{
4062#ifdef VMSVGA3D_DX
4063 //DEBUG_BREAKPOINT_TEST();
4064 RT_NOREF(cbCmd);
4065 return vmsvga3dDXSetStructureCount(pThisCC, idDXContext, pCmd);
4066#else
4067 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4068 return VERR_NOT_SUPPORTED;
4069#endif
4070}
4071
4072
4073/* SVGA_3D_CMD_LOGICOPS_BITBLT 1259 */
4074static int vmsvga3dCmdLogicOpsBitBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsBitBlt const *pCmd, uint32_t cbCmd)
4075{
4076#ifdef VMSVGA3D_DX
4077 DEBUG_BREAKPOINT_TEST();
4078 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4079 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4080 return vmsvga3dLogicOpsBitBlt(pThisCC, idDXContext);
4081#else
4082 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4083 return VERR_NOT_SUPPORTED;
4084#endif
4085}
4086
4087
4088/* SVGA_3D_CMD_LOGICOPS_TRANSBLT 1260 */
4089static int vmsvga3dCmdLogicOpsTransBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsTransBlt const *pCmd, uint32_t cbCmd)
4090{
4091#ifdef VMSVGA3D_DX
4092 DEBUG_BREAKPOINT_TEST();
4093 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4094 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4095 return vmsvga3dLogicOpsTransBlt(pThisCC, idDXContext);
4096#else
4097 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4098 return VERR_NOT_SUPPORTED;
4099#endif
4100}
4101
4102
4103/* SVGA_3D_CMD_LOGICOPS_STRETCHBLT 1261 */
4104static int vmsvga3dCmdLogicOpsStretchBlt(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsStretchBlt const *pCmd, uint32_t cbCmd)
4105{
4106#ifdef VMSVGA3D_DX
4107 DEBUG_BREAKPOINT_TEST();
4108 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4109 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4110 return vmsvga3dLogicOpsStretchBlt(pThisCC, idDXContext);
4111#else
4112 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4113 return VERR_NOT_SUPPORTED;
4114#endif
4115}
4116
4117
4118/* SVGA_3D_CMD_LOGICOPS_COLORFILL 1262 */
4119static int vmsvga3dCmdLogicOpsColorFill(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsColorFill const *pCmd, uint32_t cbCmd)
4120{
4121#ifdef VMSVGA3D_DX
4122 DEBUG_BREAKPOINT_TEST();
4123 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4124 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4125 return vmsvga3dLogicOpsColorFill(pThisCC, idDXContext);
4126#else
4127 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4128 return VERR_NOT_SUPPORTED;
4129#endif
4130}
4131
4132
4133/* SVGA_3D_CMD_LOGICOPS_ALPHABLEND 1263 */
4134static int vmsvga3dCmdLogicOpsAlphaBlend(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsAlphaBlend const *pCmd, uint32_t cbCmd)
4135{
4136#ifdef VMSVGA3D_DX
4137 DEBUG_BREAKPOINT_TEST();
4138 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4139 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4140 return vmsvga3dLogicOpsAlphaBlend(pThisCC, idDXContext);
4141#else
4142 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4143 return VERR_NOT_SUPPORTED;
4144#endif
4145}
4146
4147
4148/* SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND 1264 */
4149static int vmsvga3dCmdLogicOpsClearTypeBlend(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdLogicOpsClearTypeBlend const *pCmd, uint32_t cbCmd)
4150{
4151#ifdef VMSVGA3D_DX
4152 DEBUG_BREAKPOINT_TEST();
4153 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4154 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4155 return vmsvga3dLogicOpsClearTypeBlend(pThisCC, idDXContext);
4156#else
4157 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4158 return VERR_NOT_SUPPORTED;
4159#endif
4160}
4161
4162
4163/* SVGA_3D_CMD_DEFINE_GB_SURFACE_V4 1267 */
4164static int vmsvga3dCmdDefineGBSurface_v4(PVGASTATECC pThisCC, SVGA3dCmdDefineGBSurface_v4 const *pCmd)
4165{
4166#ifdef VMSVGA3D_DX
4167 //DEBUG_BREAKPOINT_TEST();
4168 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4169
4170 /* Update the entry in the pSvgaR3State->pGboOTableSurface. */
4171 SVGAOTableSurfaceEntry entry;
4172 RT_ZERO(entry);
4173 entry.format = pCmd->format;
4174 entry.surface1Flags = (uint32_t)(pCmd->surfaceFlags);
4175 entry.numMipLevels = pCmd->numMipLevels;
4176 entry.multisampleCount = pCmd->multisampleCount;
4177 entry.autogenFilter = pCmd->autogenFilter;
4178 entry.size = pCmd->size;
4179 entry.mobid = SVGA_ID_INVALID;
4180 entry.arraySize = pCmd->arraySize;
4181 // entry.mobPitch = 0;
4182 entry.surface2Flags = (uint32_t)(pCmd->surfaceFlags >> UINT64_C(32));
4183 entry.multisamplePattern = pCmd->multisamplePattern;
4184 entry.qualityLevel = pCmd->qualityLevel;
4185 entry.bufferByteStride = pCmd->bufferByteStride;
4186 // entry.minLOD = 0;
4187
4188 int rc = vmsvgaR3OTableWrite(pSvgaR3State, &pSvgaR3State->aGboOTables[SVGA_OTABLE_SURFACE],
4189 pCmd->sid, SVGA3D_OTABLE_SURFACE_ENTRY_SIZE, &entry, sizeof(entry));
4190 if (RT_SUCCESS(rc))
4191 {
4192 /* Create the host surface. */
4193 vmsvga3dSurfaceDefine(pThisCC, pCmd->sid, pCmd->surfaceFlags, pCmd->format,
4194 pCmd->multisampleCount, pCmd->multisamplePattern, pCmd->qualityLevel, pCmd->autogenFilter,
4195 pCmd->numMipLevels, &pCmd->size, pCmd->arraySize, pCmd->bufferByteStride, /* fAllocMipLevels = */ false);
4196 }
4197 return rc;
4198#else
4199 RT_NOREF(pThisCC, pCmd);
4200 return VERR_NOT_SUPPORTED;
4201#endif
4202}
4203
4204
4205/* SVGA_3D_CMD_DX_SET_CS_UA_VIEWS 1268 */
4206static int vmsvga3dCmdDXSetCSUAViews(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetCSUAViews const *pCmd, uint32_t cbCmd)
4207{
4208#ifdef VMSVGA3D_DX
4209 //DEBUG_BREAKPOINT_TEST();
4210 SVGA3dUAViewId const *paUAViewId = (SVGA3dUAViewId *)&pCmd[1];
4211 uint32_t const cUAViewId = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dUAViewId);
4212 return vmsvga3dDXSetCSUAViews(pThisCC, idDXContext, pCmd, cUAViewId, paUAViewId);
4213#else
4214 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4215 return VERR_NOT_SUPPORTED;
4216#endif
4217}
4218
4219
4220/* SVGA_3D_CMD_DX_SET_MIN_LOD 1269 */
4221static int vmsvga3dCmdDXSetMinLOD(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetMinLOD const *pCmd, uint32_t cbCmd)
4222{
4223#ifdef VMSVGA3D_DX
4224 DEBUG_BREAKPOINT_TEST();
4225 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4226 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4227 return vmsvga3dDXSetMinLOD(pThisCC, idDXContext);
4228#else
4229 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4230 return VERR_NOT_SUPPORTED;
4231#endif
4232}
4233
4234
4235/* SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW_V2 1272 */
4236static int vmsvga3dCmdDXDefineDepthStencilView_v2(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineDepthStencilView_v2 const *pCmd, uint32_t cbCmd)
4237{
4238#ifdef VMSVGA3D_DX
4239 //DEBUG_BREAKPOINT_TEST();
4240 RT_NOREF(cbCmd);
4241 return vmsvga3dDXDefineDepthStencilView(pThisCC, idDXContext, pCmd);
4242#else
4243 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4244 return VERR_NOT_SUPPORTED;
4245#endif
4246}
4247
4248
4249/* SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT_WITH_MOB 1273 */
4250static int vmsvga3dCmdDXDefineStreamOutputWithMob(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXDefineStreamOutputWithMob const *pCmd, uint32_t cbCmd)
4251{
4252#ifdef VMSVGA3D_DX
4253 //DEBUG_BREAKPOINT_TEST();
4254 RT_NOREF(cbCmd);
4255 return vmsvga3dDXDefineStreamOutputWithMob(pThisCC, idDXContext, pCmd);
4256#else
4257 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4258 return VERR_NOT_SUPPORTED;
4259#endif
4260}
4261
4262
4263/* SVGA_3D_CMD_DX_SET_SHADER_IFACE 1274 */
4264static int vmsvga3dCmdDXSetShaderIface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXSetShaderIface const *pCmd, uint32_t cbCmd)
4265{
4266#ifdef VMSVGA3D_DX
4267 DEBUG_BREAKPOINT_TEST();
4268 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4269 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4270 return vmsvga3dDXSetShaderIface(pThisCC, idDXContext);
4271#else
4272 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4273 return VERR_NOT_SUPPORTED;
4274#endif
4275}
4276
4277
4278/* SVGA_3D_CMD_DX_BIND_STREAMOUTPUT 1275 */
4279static int vmsvga3dCmdDXBindStreamOutput(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindStreamOutput const *pCmd, uint32_t cbCmd)
4280{
4281#ifdef VMSVGA3D_DX
4282 //DEBUG_BREAKPOINT_TEST();
4283 RT_NOREF(cbCmd);
4284 return vmsvga3dDXBindStreamOutput(pThisCC, idDXContext, pCmd);
4285#else
4286 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4287 return VERR_NOT_SUPPORTED;
4288#endif
4289}
4290
4291
4292/* SVGA_3D_CMD_SURFACE_STRETCHBLT_NON_MS_TO_MS 1276 */
4293static int vmsvga3dCmdSurfaceStretchBltNonMSToMS(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdSurfaceStretchBltNonMSToMS const *pCmd, uint32_t cbCmd)
4294{
4295#ifdef VMSVGA3D_DX
4296 DEBUG_BREAKPOINT_TEST();
4297 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4298 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4299 return vmsvga3dSurfaceStretchBltNonMSToMS(pThisCC, idDXContext);
4300#else
4301 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4302 return VERR_NOT_SUPPORTED;
4303#endif
4304}
4305
4306
4307/* SVGA_3D_CMD_DX_BIND_SHADER_IFACE 1277 */
4308static int vmsvga3dCmdDXBindShaderIface(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdDXBindShaderIface const *pCmd, uint32_t cbCmd)
4309{
4310#ifdef VMSVGA3D_DX
4311 DEBUG_BREAKPOINT_TEST();
4312 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
4313 RT_NOREF(pSvgaR3State, pCmd, cbCmd);
4314 return vmsvga3dDXBindShaderIface(pThisCC, idDXContext);
4315#else
4316 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4317 return VERR_NOT_SUPPORTED;
4318#endif
4319}
4320
4321
4322/* SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION 1083 */
4323static int vmsvga3dCmdVBDXClearRenderTargetViewRegion(PVGASTATECC pThisCC, uint32_t idDXContext, SVGA3dCmdVBDXClearRenderTargetViewRegion *pCmd, uint32_t cbCmd)
4324{
4325#ifdef VMSVGA3D_DX
4326 //DEBUG_BREAKPOINT_TEST();
4327 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4328 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4329 return vmsvga3dVBDXClearRenderTargetViewRegion(pThisCC, idDXContext, pCmd, cRect, paRect);
4330#else
4331 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4332 return VERR_NOT_SUPPORTED;
4333#endif
4334}
4335
4336
4337/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR VBSVGA_3D_CMD_BASE + 0 */
4338static int vmsvga3dVBCmdDXDefineVideoProcessor(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoProcessor *pCmd, uint32_t cbCmd)
4339{
4340#ifdef VMSVGA3D_DX
4341 //DEBUG_BREAKPOINT_TEST();
4342 RT_NOREF(cbCmd);
4343 return vmsvga3dVBDXDefineVideoProcessor(pThisCC, idDXContext, pCmd);
4344#else
4345 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4346 return VERR_NOT_SUPPORTED;
4347#endif
4348}
4349
4350
4351/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 1 */
4352static int vmsvga3dVBCmdDXDefineVideoDecoderOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoDecoderOutputView *pCmd, uint32_t cbCmd)
4353{
4354#ifdef VMSVGA3D_DX
4355 //DEBUG_BREAKPOINT_TEST();
4356 RT_NOREF(cbCmd);
4357 return vmsvga3dVBDXDefineVideoDecoderOutputView(pThisCC, idDXContext, pCmd);
4358#else
4359 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4360 return VERR_NOT_SUPPORTED;
4361#endif
4362}
4363
4364
4365/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER VBSVGA_3D_CMD_BASE + 2 */
4366static int vmsvga3dVBCmdDXDefineVideoDecoder(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoDecoder *pCmd, uint32_t cbCmd)
4367{
4368#ifdef VMSVGA3D_DX
4369 //DEBUG_BREAKPOINT_TEST();
4370 RT_NOREF(cbCmd);
4371 return vmsvga3dVBDXDefineVideoDecoder(pThisCC, idDXContext, pCmd);
4372#else
4373 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4374 return VERR_NOT_SUPPORTED;
4375#endif
4376}
4377
4378
4379/* VBSVGA_3D_CMD_DX_VIDEO_DECODER_BEGIN_FRAME VBSVGA_3D_CMD_BASE + 3 */
4380static int vmsvga3dVBCmdDXVideoDecoderBeginFrame(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoDecoderBeginFrame *pCmd, uint32_t cbCmd)
4381{
4382#ifdef VMSVGA3D_DX
4383 //DEBUG_BREAKPOINT_TEST();
4384 RT_NOREF(cbCmd);
4385 return vmsvga3dVBDXVideoDecoderBeginFrame(pThisCC, idDXContext, pCmd);
4386#else
4387 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4388 return VERR_NOT_SUPPORTED;
4389#endif
4390}
4391
4392
4393/* VBSVGA_3D_CMD_DX_VIDEO_DECODER_SUBMIT_BUFFERS VBSVGA_3D_CMD_BASE + 4 */
4394static int vmsvga3dVBCmdDXVideoDecoderSubmitBuffers(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoDecoderSubmitBuffers *pCmd, uint32_t cbCmd)
4395{
4396#ifdef VMSVGA3D_DX
4397 //DEBUG_BREAKPOINT_TEST();
4398 VBSVGA3dVideoDecoderBufferDesc const *paBufferDesc = (VBSVGA3dVideoDecoderBufferDesc *)&pCmd[1];
4399 uint32_t const cBuffer = (cbCmd - sizeof(*pCmd)) / sizeof(VBSVGA3dVideoDecoderBufferDesc);
4400 return vmsvga3dVBDXVideoDecoderSubmitBuffers(pThisCC, idDXContext, pCmd, cBuffer, paBufferDesc);
4401#else
4402 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4403 return VERR_NOT_SUPPORTED;
4404#endif
4405}
4406
4407
4408/* VBSVGA_3D_CMD_DX_VIDEO_DECODER_END_FRAME VBSVGA_3D_CMD_BASE + 5 */
4409static int vmsvga3dVBCmdDXVideoDecoderEndFrame(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoDecoderEndFrame *pCmd, uint32_t cbCmd)
4410{
4411#ifdef VMSVGA3D_DX
4412 //DEBUG_BREAKPOINT_TEST();
4413 RT_NOREF(cbCmd);
4414 return vmsvga3dVBDXVideoDecoderEndFrame(pThisCC, idDXContext, pCmd);
4415#else
4416 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4417 return VERR_NOT_SUPPORTED;
4418#endif
4419}
4420
4421
4422/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_INPUT_VIEW VBSVGA_3D_CMD_BASE + 6 */
4423static int vmsvga3dVBCmdDXDefineVideoProcessorInputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoProcessorInputView *pCmd, uint32_t cbCmd)
4424{
4425#ifdef VMSVGA3D_DX
4426 //DEBUG_BREAKPOINT_TEST();
4427 RT_NOREF(cbCmd);
4428 return vmsvga3dVBDXDefineVideoProcessorInputView(pThisCC, idDXContext, pCmd);
4429#else
4430 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4431 return VERR_NOT_SUPPORTED;
4432#endif
4433}
4434
4435
4436/* VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 7 */
4437static int vmsvga3dVBCmdDXDefineVideoProcessorOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDefineVideoProcessorOutputView *pCmd, uint32_t cbCmd)
4438{
4439#ifdef VMSVGA3D_DX
4440 //DEBUG_BREAKPOINT_TEST();
4441 RT_NOREF(cbCmd);
4442 return vmsvga3dVBDXDefineVideoProcessorOutputView(pThisCC, idDXContext, pCmd);
4443#else
4444 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4445 return VERR_NOT_SUPPORTED;
4446#endif
4447}
4448
4449
4450/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_BLT VBSVGA_3D_CMD_BASE + 8 */
4451static int vmsvga3dVBCmdDXVideoProcessorBlt(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorBlt *pCmd, uint32_t cbCmd)
4452{
4453#ifdef VMSVGA3D_DX
4454 //DEBUG_BREAKPOINT_TEST();
4455 return vmsvga3dVBDXVideoProcessorBlt(pThisCC, idDXContext, pCmd, cbCmd);
4456#else
4457 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4458 return VERR_NOT_SUPPORTED;
4459#endif
4460}
4461
4462
4463/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER VBSVGA_3D_CMD_BASE + 9 */
4464static int vmsvga3dVBCmdDXDestroyVideoDecoder(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoDecoder *pCmd, uint32_t cbCmd)
4465{
4466#ifdef VMSVGA3D_DX
4467 //DEBUG_BREAKPOINT_TEST();
4468 RT_NOREF(cbCmd);
4469 return vmsvga3dVBDXDestroyVideoDecoder(pThisCC, idDXContext, pCmd);
4470#else
4471 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4472 return VERR_NOT_SUPPORTED;
4473#endif
4474}
4475
4476
4477/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 10 */
4478static int vmsvga3dVBCmdDXDestroyVideoDecoderOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoDecoderOutputView *pCmd, uint32_t cbCmd)
4479{
4480#ifdef VMSVGA3D_DX
4481 //DEBUG_BREAKPOINT_TEST();
4482 RT_NOREF(cbCmd);
4483 return vmsvga3dVBDXDestroyVideoDecoderOutputView(pThisCC, idDXContext, pCmd);
4484#else
4485 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4486 return VERR_NOT_SUPPORTED;
4487#endif
4488}
4489
4490
4491/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR VBSVGA_3D_CMD_BASE + 11 */
4492static int vmsvga3dVBCmdDXDestroyVideoProcessor(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoProcessor *pCmd, uint32_t cbCmd)
4493{
4494#ifdef VMSVGA3D_DX
4495 //DEBUG_BREAKPOINT_TEST();
4496 RT_NOREF(cbCmd);
4497 return vmsvga3dVBDXDestroyVideoProcessor(pThisCC, idDXContext, pCmd);
4498#else
4499 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4500 return VERR_NOT_SUPPORTED;
4501#endif
4502}
4503
4504
4505/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_INPUT_VIEW VBSVGA_3D_CMD_BASE + 12 */
4506static int vmsvga3dVBCmdDXDestroyVideoProcessorInputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoProcessorInputView *pCmd, uint32_t cbCmd)
4507{
4508#ifdef VMSVGA3D_DX
4509 //DEBUG_BREAKPOINT_TEST();
4510 RT_NOREF(cbCmd);
4511 return vmsvga3dVBDXDestroyVideoProcessorInputView(pThisCC, idDXContext, pCmd);
4512#else
4513 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4514 return VERR_NOT_SUPPORTED;
4515#endif
4516}
4517
4518
4519/* VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_OUTPUT_VIEW VBSVGA_3D_CMD_BASE + 13 */
4520static int vmsvga3dVBCmdDXDestroyVideoProcessorOutputView(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXDestroyVideoProcessorOutputView *pCmd, uint32_t cbCmd)
4521{
4522#ifdef VMSVGA3D_DX
4523 //DEBUG_BREAKPOINT_TEST();
4524 RT_NOREF(cbCmd);
4525 return vmsvga3dVBDXDestroyVideoProcessorOutputView(pThisCC, idDXContext, pCmd);
4526#else
4527 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4528 return VERR_NOT_SUPPORTED;
4529#endif
4530}
4531
4532
4533/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_TARGET_RECT VBSVGA_3D_CMD_BASE + 14 */
4534static int vmsvga3dVBCmdDXVideoProcessorSetOutputTargetRect(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputTargetRect const *pCmd, uint32_t cbCmd)
4535{
4536#ifdef VMSVGA3D_DX
4537 //DEBUG_BREAKPOINT_TEST();
4538 RT_NOREF(cbCmd);
4539 return vmsvga3dVBDXVideoProcessorSetOutputTargetRect(pThisCC, idDXContext, pCmd);
4540#else
4541 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4542 return VERR_NOT_SUPPORTED;
4543#endif
4544}
4545
4546
4547/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_BACKGROUND_COLOR VBSVGA_3D_CMD_BASE + 15 */
4548static int vmsvga3dVBCmdDXVideoProcessorSetOutputBackgroundColor(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputBackgroundColor const *pCmd, uint32_t cbCmd)
4549{
4550#ifdef VMSVGA3D_DX
4551 //DEBUG_BREAKPOINT_TEST();
4552 RT_NOREF(cbCmd);
4553 return vmsvga3dVBDXVideoProcessorSetOutputBackgroundColor(pThisCC, idDXContext, pCmd);
4554#else
4555 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4556 return VERR_NOT_SUPPORTED;
4557#endif
4558}
4559
4560
4561/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_COLOR_SPACE VBSVGA_3D_CMD_BASE + 16 */
4562static int vmsvga3dVBCmdDXVideoProcessorSetOutputColorSpace(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputColorSpace const *pCmd, uint32_t cbCmd)
4563{
4564#ifdef VMSVGA3D_DX
4565 //DEBUG_BREAKPOINT_TEST();
4566 RT_NOREF(cbCmd);
4567 return vmsvga3dVBDXVideoProcessorSetOutputColorSpace(pThisCC, idDXContext, pCmd);
4568#else
4569 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4570 return VERR_NOT_SUPPORTED;
4571#endif
4572}
4573
4574
4575/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_ALPHA_FILL_MODE VBSVGA_3D_CMD_BASE + 17 */
4576static int vmsvga3dVBCmdDXVideoProcessorSetOutputAlphaFillMode(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputAlphaFillMode const *pCmd, uint32_t cbCmd)
4577{
4578#ifdef VMSVGA3D_DX
4579 //DEBUG_BREAKPOINT_TEST();
4580 RT_NOREF(cbCmd);
4581 return vmsvga3dVBDXVideoProcessorSetOutputAlphaFillMode(pThisCC, idDXContext, pCmd);
4582#else
4583 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4584 return VERR_NOT_SUPPORTED;
4585#endif
4586}
4587
4588
4589/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_CONSTRICTION VBSVGA_3D_CMD_BASE + 18 */
4590static int vmsvga3dVBCmdDXVideoProcessorSetOutputConstriction(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputConstriction const *pCmd, uint32_t cbCmd)
4591{
4592#ifdef VMSVGA3D_DX
4593 //DEBUG_BREAKPOINT_TEST();
4594 RT_NOREF(cbCmd);
4595 return vmsvga3dVBDXVideoProcessorSetOutputConstriction(pThisCC, idDXContext, pCmd);
4596#else
4597 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4598 return VERR_NOT_SUPPORTED;
4599#endif
4600}
4601
4602
4603/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_STEREO_MODE VBSVGA_3D_CMD_BASE + 19 */
4604static int vmsvga3dVBCmdDXVideoProcessorSetOutputStereoMode(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetOutputStereoMode const *pCmd, uint32_t cbCmd)
4605{
4606#ifdef VMSVGA3D_DX
4607 //DEBUG_BREAKPOINT_TEST();
4608 RT_NOREF(cbCmd);
4609 return vmsvga3dVBDXVideoProcessorSetOutputStereoMode(pThisCC, idDXContext, pCmd);
4610#else
4611 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4612 return VERR_NOT_SUPPORTED;
4613#endif
4614}
4615
4616
4617/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FRAME_FORMAT VBSVGA_3D_CMD_BASE + 20 */
4618static int vmsvga3dVBCmdDXVideoProcessorSetStreamFrameFormat(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamFrameFormat const *pCmd, uint32_t cbCmd)
4619{
4620#ifdef VMSVGA3D_DX
4621 //DEBUG_BREAKPOINT_TEST();
4622 RT_NOREF(cbCmd);
4623 return vmsvga3dVBDXVideoProcessorSetStreamFrameFormat(pThisCC, idDXContext, pCmd);
4624#else
4625 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4626 return VERR_NOT_SUPPORTED;
4627#endif
4628}
4629
4630
4631/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_COLOR_SPACE VBSVGA_3D_CMD_BASE + 21 */
4632static int vmsvga3dVBCmdDXVideoProcessorSetStreamColorSpace(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamColorSpace const *pCmd, uint32_t cbCmd)
4633{
4634#ifdef VMSVGA3D_DX
4635 //DEBUG_BREAKPOINT_TEST();
4636 RT_NOREF(cbCmd);
4637 return vmsvga3dVBDXVideoProcessorSetStreamColorSpace(pThisCC, idDXContext, pCmd);
4638#else
4639 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4640 return VERR_NOT_SUPPORTED;
4641#endif
4642}
4643
4644
4645/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_OUTPUT_RATE VBSVGA_3D_CMD_BASE + 22 */
4646static int vmsvga3dVBCmdDXVideoProcessorSetStreamOutputRate(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamOutputRate const *pCmd, uint32_t cbCmd)
4647{
4648#ifdef VMSVGA3D_DX
4649 //DEBUG_BREAKPOINT_TEST();
4650 RT_NOREF(cbCmd);
4651 return vmsvga3dVBDXVideoProcessorSetStreamOutputRate(pThisCC, idDXContext, pCmd);
4652#else
4653 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4654 return VERR_NOT_SUPPORTED;
4655#endif
4656}
4657
4658
4659/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_SOURCE_RECT VBSVGA_3D_CMD_BASE + 23 */
4660static int vmsvga3dVBCmdDXVideoProcessorSetStreamSourceRect(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamSourceRect const *pCmd, uint32_t cbCmd)
4661{
4662#ifdef VMSVGA3D_DX
4663 //DEBUG_BREAKPOINT_TEST();
4664 RT_NOREF(cbCmd);
4665 return vmsvga3dVBDXVideoProcessorSetStreamSourceRect(pThisCC, idDXContext, pCmd);
4666#else
4667 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4668 return VERR_NOT_SUPPORTED;
4669#endif
4670}
4671
4672
4673/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_DEST_RECT VBSVGA_3D_CMD_BASE + 24 */
4674static int vmsvga3dVBCmdDXVideoProcessorSetStreamDestRect(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamDestRect const *pCmd, uint32_t cbCmd)
4675{
4676#ifdef VMSVGA3D_DX
4677 //DEBUG_BREAKPOINT_TEST();
4678 RT_NOREF(cbCmd);
4679 return vmsvga3dVBDXVideoProcessorSetStreamDestRect(pThisCC, idDXContext, pCmd);
4680#else
4681 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4682 return VERR_NOT_SUPPORTED;
4683#endif
4684}
4685
4686
4687/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ALPHA VBSVGA_3D_CMD_BASE + 25 */
4688static int vmsvga3dVBCmdDXVideoProcessorSetStreamAlpha(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamAlpha const *pCmd, uint32_t cbCmd)
4689{
4690#ifdef VMSVGA3D_DX
4691 //DEBUG_BREAKPOINT_TEST();
4692 RT_NOREF(cbCmd);
4693 return vmsvga3dVBDXVideoProcessorSetStreamAlpha(pThisCC, idDXContext, pCmd);
4694#else
4695 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4696 return VERR_NOT_SUPPORTED;
4697#endif
4698}
4699
4700
4701/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PALETTE VBSVGA_3D_CMD_BASE + 26, */
4702static int vmsvga3dVBCmdDXVideoProcessorSetStreamPalette(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamPalette const *pCmd, uint32_t cbCmd)
4703{
4704#ifdef VMSVGA3D_DX
4705 //DEBUG_BREAKPOINT_TEST();
4706 uint32_t const *paEntries = (uint32_t *)&pCmd[1];
4707 uint32_t const cEntries = (cbCmd - sizeof(*pCmd)) / sizeof(uint32_t);
4708 return vmsvga3dVBDXVideoProcessorSetStreamPalette(pThisCC, idDXContext, pCmd, cEntries, paEntries);
4709#else
4710 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4711 return VERR_NOT_SUPPORTED;
4712#endif
4713}
4714
4715
4716/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PIXEL_ASPECT_RATIO VBSVGA_3D_CMD_BASE + 27 */
4717static int vmsvga3dVBCmdDXVideoProcessorSetStreamPixelAspectRatio(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamPixelAspectRatio const *pCmd, uint32_t cbCmd)
4718{
4719#ifdef VMSVGA3D_DX
4720 //DEBUG_BREAKPOINT_TEST();
4721 RT_NOREF(cbCmd);
4722 return vmsvga3dVBDXVideoProcessorSetStreamPixelAspectRatio(pThisCC, idDXContext, pCmd);
4723#else
4724 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4725 return VERR_NOT_SUPPORTED;
4726#endif
4727}
4728
4729
4730/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_LUMA_KEY VBSVGA_3D_CMD_BASE + 28 */
4731static int vmsvga3dVBCmdDXVideoProcessorSetStreamLumaKey(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamLumaKey const *pCmd, uint32_t cbCmd)
4732{
4733#ifdef VMSVGA3D_DX
4734 //DEBUG_BREAKPOINT_TEST();
4735 RT_NOREF(cbCmd);
4736 return vmsvga3dVBDXVideoProcessorSetStreamLumaKey(pThisCC, idDXContext, pCmd);
4737#else
4738 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4739 return VERR_NOT_SUPPORTED;
4740#endif
4741}
4742
4743
4744/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_STEREO_FORMAT VBSVGA_3D_CMD_BASE + 29 */
4745static int vmsvga3dVBCmdDXVideoProcessorSetStreamStereoFormat(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamStereoFormat const *pCmd, uint32_t cbCmd)
4746{
4747#ifdef VMSVGA3D_DX
4748 //DEBUG_BREAKPOINT_TEST();
4749 RT_NOREF(cbCmd);
4750 return vmsvga3dVBDXVideoProcessorSetStreamStereoFormat(pThisCC, idDXContext, pCmd);
4751#else
4752 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4753 return VERR_NOT_SUPPORTED;
4754#endif
4755}
4756
4757
4758/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_AUTO_PROCESSING_MODE VBSVGA_3D_CMD_BASE + 30 */
4759static int vmsvga3dVBCmdDXVideoProcessorSetStreamAutoProcessingMode(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamAutoProcessingMode const *pCmd, uint32_t cbCmd)
4760{
4761#ifdef VMSVGA3D_DX
4762 //DEBUG_BREAKPOINT_TEST();
4763 RT_NOREF(cbCmd);
4764 return vmsvga3dVBDXVideoProcessorSetStreamAutoProcessingMode(pThisCC, idDXContext, pCmd);
4765#else
4766 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4767 return VERR_NOT_SUPPORTED;
4768#endif
4769}
4770
4771
4772/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FILTER VBSVGA_3D_CMD_BASE + 31 */
4773static int vmsvga3dVBCmdDXVideoProcessorSetStreamFilter(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamFilter const *pCmd, uint32_t cbCmd)
4774{
4775#ifdef VMSVGA3D_DX
4776 //DEBUG_BREAKPOINT_TEST();
4777 RT_NOREF(cbCmd);
4778 return vmsvga3dVBDXVideoProcessorSetStreamFilter(pThisCC, idDXContext, pCmd);
4779#else
4780 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4781 return VERR_NOT_SUPPORTED;
4782#endif
4783}
4784
4785
4786/* VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ROTATION VBSVGA_3D_CMD_BASE + 32 */
4787static int vmsvga3dVBCmdDXVideoProcessorSetStreamRotation(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXVideoProcessorSetStreamRotation const *pCmd, uint32_t cbCmd)
4788{
4789#ifdef VMSVGA3D_DX
4790 //DEBUG_BREAKPOINT_TEST();
4791 RT_NOREF(cbCmd);
4792 return vmsvga3dVBDXVideoProcessorSetStreamRotation(pThisCC, idDXContext, pCmd);
4793#else
4794 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4795 return VERR_NOT_SUPPORTED;
4796#endif
4797}
4798
4799
4800/* VBSVGA_3D_CMD_DX_GET_VIDEO_CAPABILITY VBSVGA_3D_CMD_BASE + 33 */
4801static int vmsvga3dVBCmdDXGetVideoCapability(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXGetVideoCapability const *pCmd, uint32_t cbCmd)
4802{
4803#ifdef VMSVGA3D_DX
4804 //DEBUG_BREAKPOINT_TEST();
4805 RT_NOREF(cbCmd);
4806 return vmsvga3dVBDXGetVideoCapability(pThisCC, idDXContext, pCmd);
4807#else
4808 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4809 return VERR_NOT_SUPPORTED;
4810#endif
4811}
4812
4813
4814/* VBSVGA_3D_CMD_DX_CLEAR_RTV VBSVGA_3D_CMD_BASE + 34 */
4815static int vmsvga3dVBCmdDXClearRTV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4816{
4817#ifdef VMSVGA3D_DX
4818 //DEBUG_BREAKPOINT_TEST();
4819 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4820 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4821 return vmsvga3dVBDXClearRTV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4822#else
4823 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4824 return VERR_NOT_SUPPORTED;
4825#endif
4826}
4827
4828
4829/* VBSVGA_3D_CMD_DX_CLEAR_UAV VBSVGA_3D_CMD_BASE + 35 */
4830static int vmsvga3dVBCmdDXClearUAV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4831{
4832#ifdef VMSVGA3D_DX
4833 //DEBUG_BREAKPOINT_TEST();
4834 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4835 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4836 return vmsvga3dVBDXClearUAV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4837#else
4838 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4839 return VERR_NOT_SUPPORTED;
4840#endif
4841}
4842
4843
4844/* VBSVGA_3D_CMD_DX_CLEAR_VDOV VBSVGA_3D_CMD_BASE + 36 */
4845static int vmsvga3dVBCmdDXClearVDOV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4846{
4847#ifdef VMSVGA3D_DX
4848 //DEBUG_BREAKPOINT_TEST();
4849 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4850 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4851 return vmsvga3dVBDXClearVDOV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4852#else
4853 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4854 return VERR_NOT_SUPPORTED;
4855#endif
4856}
4857
4858
4859/* VBSVGA_3D_CMD_DX_CLEAR_VPIV VBSVGA_3D_CMD_BASE + 37 */
4860static int vmsvga3dVBCmdDXClearVPIV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4861{
4862#ifdef VMSVGA3D_DX
4863 //DEBUG_BREAKPOINT_TEST();
4864 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4865 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4866 return vmsvga3dVBDXClearVPIV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4867#else
4868 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4869 return VERR_NOT_SUPPORTED;
4870#endif
4871}
4872
4873
4874/* VBSVGA_3D_CMD_DX_CLEAR_VPOV VBSVGA_3D_CMD_BASE + 38 */
4875static int vmsvga3dVBCmdDXClearVPOV(PVGASTATECC pThisCC, uint32_t idDXContext, VBSVGA3dCmdDXClearView *pCmd, uint32_t cbCmd)
4876{
4877#ifdef VMSVGA3D_DX
4878 //DEBUG_BREAKPOINT_TEST();
4879 SVGASignedRect const *paRect = (SVGASignedRect *)&pCmd[1];
4880 uint32_t const cRect = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
4881 return vmsvga3dVBDXClearVPOV(pThisCC, idDXContext, pCmd, cRect, cRect ? paRect : NULL);
4882#else
4883 RT_NOREF(pThisCC, idDXContext, pCmd, cbCmd);
4884 return VERR_NOT_SUPPORTED;
4885#endif
4886}
4887
4888
4889/** @def VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK
4890 * Check that the 3D command has at least a_cbMin of payload bytes after the
4891 * header. Will break out of the switch if it doesn't.
4892 */
4893# define VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(a_cbMin) \
4894 if (1) { \
4895 AssertMsgBreak(cbCmd >= (a_cbMin), ("size=%#x a_cbMin=%#zx\n", cbCmd, (size_t)(a_cbMin))); \
4896 RT_UNTRUSTED_VALIDATED_FENCE(); \
4897 } else do {} while (0)
4898
4899# define VMSVGA_3D_CMD_NOTIMPL() \
4900 if (1) { \
4901 AssertMsgFailed(("Not implemented %d %s\n", enmCmdId, vmsvgaR3FifoCmdToString(enmCmdId))); \
4902 } else do {} while (0)
4903
4904/** SVGA_3D_CMD_* handler.
4905 * This function parses the command and calls the corresponding command handler.
4906 *
4907 * @param pThis The shared VGA/VMSVGA state.
4908 * @param pThisCC The VGA/VMSVGA state for the current context.
4909 * @param idDXContext VGPU10 DX context of the commands or SVGA3D_INVALID_ID if they are not for a specific context.
4910 * @param enmCmdId SVGA_3D_CMD_* command identifier.
4911 * @param cbCmd Size of the command in bytes.
4912 * @param pvCmd Pointer to the command.
4913 * @returns VBox status code if an error was detected parsing a command.
4914 */
4915int vmsvgaR3Process3dCmd(PVGASTATE pThis, PVGASTATECC pThisCC, uint32_t idDXContext, SVGAFifo3dCmdId enmCmdId, uint32_t cbCmd, void const *pvCmd)
4916{
4917 int rcParse = VINF_SUCCESS;
4918 PVMSVGAR3STATE pSvgaR3State = pThisCC->svga.pSvgaR3State;
4919
4920 switch (enmCmdId)
4921 {
4922 case SVGA_3D_CMD_SURFACE_DEFINE:
4923 {
4924 SVGA3dCmdDefineSurface *pCmd = (SVGA3dCmdDefineSurface *)pvCmd;
4925 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4926 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDefine);
4927
4928 SVGA3dCmdDefineSurface_v2 cmd;
4929 cmd.sid = pCmd->sid;
4930 cmd.surfaceFlags = pCmd->surfaceFlags;
4931 cmd.format = pCmd->format;
4932 memcpy(cmd.face, pCmd->face, sizeof(cmd.face));
4933 cmd.multisampleCount = 0;
4934 cmd.autogenFilter = SVGA3D_TEX_FILTER_NONE;
4935
4936 uint32_t const cMipLevelSizes = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSize);
4937 vmsvga3dCmdDefineSurface(pThisCC, &cmd, cMipLevelSizes, (SVGA3dSize *)(pCmd + 1));
4938# ifdef DEBUG_GMR_ACCESS
4939 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3ResetGmrHandlers, 1, pThis);
4940# endif
4941 break;
4942 }
4943
4944 case SVGA_3D_CMD_SURFACE_DEFINE_V2:
4945 {
4946 SVGA3dCmdDefineSurface_v2 *pCmd = (SVGA3dCmdDefineSurface_v2 *)pvCmd;
4947 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4948 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDefineV2);
4949
4950 uint32_t const cMipLevelSizes = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dSize);
4951 vmsvga3dCmdDefineSurface(pThisCC, pCmd, cMipLevelSizes, (SVGA3dSize *)(pCmd + 1));
4952# ifdef DEBUG_GMR_ACCESS
4953 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3ResetGmrHandlers, 1, pThis);
4954# endif
4955 break;
4956 }
4957
4958 case SVGA_3D_CMD_SURFACE_DESTROY:
4959 {
4960 SVGA3dCmdDestroySurface *pCmd = (SVGA3dCmdDestroySurface *)pvCmd;
4961 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4962 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDestroy);
4963
4964 vmsvga3dSurfaceDestroy(pThisCC, pCmd->sid);
4965 break;
4966 }
4967
4968 case SVGA_3D_CMD_SURFACE_COPY:
4969 {
4970 SVGA3dCmdSurfaceCopy *pCmd = (SVGA3dCmdSurfaceCopy *)pvCmd;
4971 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4972 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceCopy);
4973
4974 uint32_t const cCopyBoxes = (cbCmd - sizeof(pCmd)) / sizeof(SVGA3dCopyBox);
4975 vmsvga3dSurfaceCopy(pThisCC, pCmd->dest, pCmd->src, cCopyBoxes, (SVGA3dCopyBox *)(pCmd + 1));
4976 break;
4977 }
4978
4979 case SVGA_3D_CMD_SURFACE_STRETCHBLT:
4980 {
4981 SVGA3dCmdSurfaceStretchBlt *pCmd = (SVGA3dCmdSurfaceStretchBlt *)pvCmd;
4982 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4983 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceStretchBlt);
4984
4985 vmsvga3dSurfaceStretchBlt(pThis, pThisCC, &pCmd->dest, &pCmd->boxDest,
4986 &pCmd->src, &pCmd->boxSrc, pCmd->mode);
4987 break;
4988 }
4989
4990 case SVGA_3D_CMD_SURFACE_DMA:
4991 {
4992 SVGA3dCmdSurfaceDMA *pCmd = (SVGA3dCmdSurfaceDMA *)pvCmd;
4993 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
4994 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceDma);
4995
4996 uint64_t u64NanoTS = 0;
4997 if (LogRelIs3Enabled())
4998 u64NanoTS = RTTimeNanoTS();
4999 uint32_t const cCopyBoxes = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dCopyBox);
5000 STAM_PROFILE_START(&pSvgaR3State->StatR3Cmd3dSurfaceDmaProf, a);
5001 vmsvga3dSurfaceDMA(pThis, pThisCC, pCmd->guest, pCmd->host, pCmd->transfer,
5002 cCopyBoxes, (SVGA3dCopyBox *)(pCmd + 1));
5003 STAM_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dSurfaceDmaProf, a);
5004 if (LogRelIs3Enabled())
5005 {
5006 if (cCopyBoxes)
5007 {
5008 SVGA3dCopyBox *pFirstBox = (SVGA3dCopyBox *)(pCmd + 1);
5009 LogRel3(("VMSVGA: SURFACE_DMA: %d us %d boxes %d,%d %dx%d%s\n",
5010 (RTTimeNanoTS() - u64NanoTS) / 1000ULL, cCopyBoxes,
5011 pFirstBox->x, pFirstBox->y, pFirstBox->w, pFirstBox->h,
5012 pCmd->transfer == SVGA3D_READ_HOST_VRAM ? " readback!!!" : ""));
5013 }
5014 }
5015 break;
5016 }
5017
5018 case SVGA_3D_CMD_BLIT_SURFACE_TO_SCREEN:
5019 {
5020 SVGA3dCmdBlitSurfaceToScreen *pCmd = (SVGA3dCmdBlitSurfaceToScreen *)pvCmd;
5021 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5022 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSurfaceScreen);
5023
5024 static uint64_t u64FrameStartNanoTS = 0;
5025 static uint64_t u64ElapsedPerSecNano = 0;
5026 static int cFrames = 0;
5027 uint64_t u64NanoTS = 0;
5028 if (LogRelIs3Enabled())
5029 u64NanoTS = RTTimeNanoTS();
5030 uint32_t const cRects = (cbCmd - sizeof(*pCmd)) / sizeof(SVGASignedRect);
5031 STAM_REL_PROFILE_START(&pSvgaR3State->StatR3Cmd3dBlitSurfaceToScreenProf, a);
5032 vmsvga3dSurfaceBlitToScreen(pThis, pThisCC, pCmd->destScreenId, pCmd->destRect, pCmd->srcImage,
5033 pCmd->srcRect, cRects, (SVGASignedRect *)(pCmd + 1));
5034 STAM_REL_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dBlitSurfaceToScreenProf, a);
5035 if (LogRelIs3Enabled())
5036 {
5037 uint64_t u64ElapsedNano = RTTimeNanoTS() - u64NanoTS;
5038 u64ElapsedPerSecNano += u64ElapsedNano;
5039
5040 SVGASignedRect *pFirstRect = cRects ? (SVGASignedRect *)(pCmd + 1) : &pCmd->destRect;
5041 LogRel3(("VMSVGA: SURFACE_TO_SCREEN: %d us %d rects %d,%d %dx%d\n",
5042 (u64ElapsedNano) / 1000ULL, cRects,
5043 pFirstRect->left, pFirstRect->top,
5044 pFirstRect->right - pFirstRect->left, pFirstRect->bottom - pFirstRect->top));
5045
5046 ++cFrames;
5047 if (u64NanoTS - u64FrameStartNanoTS >= UINT64_C(1000000000))
5048 {
5049 LogRel3(("VMSVGA: SURFACE_TO_SCREEN: FPS %d, elapsed %llu us\n",
5050 cFrames, u64ElapsedPerSecNano / 1000ULL));
5051 u64FrameStartNanoTS = u64NanoTS;
5052 cFrames = 0;
5053 u64ElapsedPerSecNano = 0;
5054 }
5055 }
5056 break;
5057 }
5058
5059 case SVGA_3D_CMD_CONTEXT_DEFINE:
5060 {
5061 SVGA3dCmdDefineContext *pCmd = (SVGA3dCmdDefineContext *)pvCmd;
5062 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5063 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dContextDefine);
5064
5065 vmsvga3dContextDefine(pThisCC, pCmd->cid);
5066 break;
5067 }
5068
5069 case SVGA_3D_CMD_CONTEXT_DESTROY:
5070 {
5071 SVGA3dCmdDestroyContext *pCmd = (SVGA3dCmdDestroyContext *)pvCmd;
5072 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5073 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dContextDestroy);
5074
5075 vmsvga3dContextDestroy(pThisCC, pCmd->cid);
5076 break;
5077 }
5078
5079 case SVGA_3D_CMD_SETTRANSFORM:
5080 {
5081 SVGA3dCmdSetTransform *pCmd = (SVGA3dCmdSetTransform *)pvCmd;
5082 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5083 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetTransform);
5084
5085 vmsvga3dSetTransform(pThisCC, pCmd->cid, pCmd->type, pCmd->matrix);
5086 break;
5087 }
5088
5089 case SVGA_3D_CMD_SETZRANGE:
5090 {
5091 SVGA3dCmdSetZRange *pCmd = (SVGA3dCmdSetZRange *)pvCmd;
5092 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5093 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetZRange);
5094
5095 vmsvga3dSetZRange(pThisCC, pCmd->cid, pCmd->zRange);
5096 break;
5097 }
5098
5099 case SVGA_3D_CMD_SETRENDERSTATE:
5100 {
5101 SVGA3dCmdSetRenderState *pCmd = (SVGA3dCmdSetRenderState *)pvCmd;
5102 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5103 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetRenderState);
5104
5105 uint32_t const cRenderStates = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dRenderState);
5106 vmsvga3dSetRenderState(pThisCC, pCmd->cid, cRenderStates, (SVGA3dRenderState *)(pCmd + 1));
5107 break;
5108 }
5109
5110 case SVGA_3D_CMD_SETRENDERTARGET:
5111 {
5112 SVGA3dCmdSetRenderTarget *pCmd = (SVGA3dCmdSetRenderTarget *)pvCmd;
5113 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5114 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetRenderTarget);
5115
5116 vmsvga3dSetRenderTarget(pThisCC, pCmd->cid, pCmd->type, pCmd->target);
5117 break;
5118 }
5119
5120 case SVGA_3D_CMD_SETTEXTURESTATE:
5121 {
5122 SVGA3dCmdSetTextureState *pCmd = (SVGA3dCmdSetTextureState *)pvCmd;
5123 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5124 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetTextureState);
5125
5126 uint32_t const cTextureStates = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dTextureState);
5127 vmsvga3dSetTextureState(pThisCC, pCmd->cid, cTextureStates, (SVGA3dTextureState *)(pCmd + 1));
5128 break;
5129 }
5130
5131 case SVGA_3D_CMD_SETMATERIAL:
5132 {
5133 SVGA3dCmdSetMaterial *pCmd = (SVGA3dCmdSetMaterial *)pvCmd;
5134 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5135 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetMaterial);
5136
5137 vmsvga3dSetMaterial(pThisCC, pCmd->cid, pCmd->face, &pCmd->material);
5138 break;
5139 }
5140
5141 case SVGA_3D_CMD_SETLIGHTDATA:
5142 {
5143 SVGA3dCmdSetLightData *pCmd = (SVGA3dCmdSetLightData *)pvCmd;
5144 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5145 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetLightData);
5146
5147 vmsvga3dSetLightData(pThisCC, pCmd->cid, pCmd->index, &pCmd->data);
5148 break;
5149 }
5150
5151 case SVGA_3D_CMD_SETLIGHTENABLED:
5152 {
5153 SVGA3dCmdSetLightEnabled *pCmd = (SVGA3dCmdSetLightEnabled *)pvCmd;
5154 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5155 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetLightEnable);
5156
5157 vmsvga3dSetLightEnabled(pThisCC, pCmd->cid, pCmd->index, pCmd->enabled);
5158 break;
5159 }
5160
5161 case SVGA_3D_CMD_SETVIEWPORT:
5162 {
5163 SVGA3dCmdSetViewport *pCmd = (SVGA3dCmdSetViewport *)pvCmd;
5164 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5165 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetViewPort);
5166
5167 vmsvga3dSetViewPort(pThisCC, pCmd->cid, &pCmd->rect);
5168 break;
5169 }
5170
5171 case SVGA_3D_CMD_SETCLIPPLANE:
5172 {
5173 SVGA3dCmdSetClipPlane *pCmd = (SVGA3dCmdSetClipPlane *)pvCmd;
5174 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5175 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetClipPlane);
5176
5177 vmsvga3dSetClipPlane(pThisCC, pCmd->cid, pCmd->index, pCmd->plane);
5178 break;
5179 }
5180
5181 case SVGA_3D_CMD_CLEAR:
5182 {
5183 SVGA3dCmdClear *pCmd = (SVGA3dCmdClear *)pvCmd;
5184 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5185 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dClear);
5186
5187 uint32_t const cRects = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dRect);
5188 vmsvga3dCommandClear(pThisCC, pCmd->cid, pCmd->clearFlag, pCmd->color, pCmd->depth, pCmd->stencil, cRects, (SVGA3dRect *)(pCmd + 1));
5189 break;
5190 }
5191
5192 case SVGA_3D_CMD_PRESENT:
5193 case SVGA_3D_CMD_PRESENT_READBACK: /** @todo SVGA_3D_CMD_PRESENT_READBACK isn't quite the same as present... */
5194 {
5195 SVGA3dCmdPresent *pCmd = (SVGA3dCmdPresent *)pvCmd;
5196 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5197 if (enmCmdId == SVGA_3D_CMD_PRESENT)
5198 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dPresent);
5199 else
5200 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dPresentReadBack);
5201
5202 uint32_t const cRects = (cbCmd - sizeof(*pCmd)) / sizeof(SVGA3dCopyRect);
5203 STAM_PROFILE_START(&pSvgaR3State->StatR3Cmd3dPresentProf, a);
5204 vmsvga3dCommandPresent(pThis, pThisCC, pCmd->sid, cRects, (SVGA3dCopyRect *)(pCmd + 1));
5205 STAM_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dPresentProf, a);
5206 break;
5207 }
5208
5209 case SVGA_3D_CMD_SHADER_DEFINE:
5210 {
5211 SVGA3dCmdDefineShader *pCmd = (SVGA3dCmdDefineShader *)pvCmd;
5212 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5213 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dShaderDefine);
5214
5215 uint32_t const cbData = (cbCmd - sizeof(*pCmd));
5216 vmsvga3dShaderDefine(pThisCC, pCmd->cid, pCmd->shid, pCmd->type, cbData, (uint32_t *)(pCmd + 1));
5217 break;
5218 }
5219
5220 case SVGA_3D_CMD_SHADER_DESTROY:
5221 {
5222 SVGA3dCmdDestroyShader *pCmd = (SVGA3dCmdDestroyShader *)pvCmd;
5223 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5224 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dShaderDestroy);
5225
5226 vmsvga3dShaderDestroy(pThisCC, pCmd->cid, pCmd->shid, pCmd->type);
5227 break;
5228 }
5229
5230 case SVGA_3D_CMD_SET_SHADER:
5231 {
5232 SVGA3dCmdSetShader *pCmd = (SVGA3dCmdSetShader *)pvCmd;
5233 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5234 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetShader);
5235
5236 vmsvga3dShaderSet(pThisCC, NULL, pCmd->cid, pCmd->type, pCmd->shid);
5237 break;
5238 }
5239
5240 case SVGA_3D_CMD_SET_SHADER_CONST:
5241 {
5242 SVGA3dCmdSetShaderConst *pCmd = (SVGA3dCmdSetShaderConst *)pvCmd;
5243 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5244 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetShaderConst);
5245
5246 uint32_t const cRegisters = (cbCmd - sizeof(*pCmd)) / sizeof(pCmd->values) + 1;
5247 vmsvga3dShaderSetConst(pThisCC, pCmd->cid, pCmd->reg, pCmd->type, pCmd->ctype, cRegisters, pCmd->values);
5248 break;
5249 }
5250
5251 case SVGA_3D_CMD_DRAW_PRIMITIVES:
5252 {
5253 SVGA3dCmdDrawPrimitives *pCmd = (SVGA3dCmdDrawPrimitives *)pvCmd;
5254 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5255 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dDrawPrimitives);
5256
5257 ASSERT_GUEST_STMT_BREAK(pCmd->numRanges <= SVGA3D_MAX_DRAW_PRIMITIVE_RANGES, rcParse = VERR_INVALID_PARAMETER);
5258 ASSERT_GUEST_STMT_BREAK(pCmd->numVertexDecls <= SVGA3D_MAX_VERTEX_ARRAYS, rcParse = VERR_INVALID_PARAMETER);
5259 uint32_t const cbRangesAndVertexDecls = pCmd->numVertexDecls * sizeof(SVGA3dVertexDecl)
5260 + pCmd->numRanges * sizeof(SVGA3dPrimitiveRange);
5261 ASSERT_GUEST_STMT_BREAK(cbRangesAndVertexDecls <= cbCmd - sizeof(*pCmd), rcParse = VERR_INVALID_PARAMETER);
5262
5263 uint32_t const cVertexDivisor = (cbCmd - sizeof(*pCmd) - cbRangesAndVertexDecls) / sizeof(uint32_t);
5264 ASSERT_GUEST_STMT_BREAK(!cVertexDivisor || cVertexDivisor == pCmd->numVertexDecls, rcParse = VERR_INVALID_PARAMETER);
5265 RT_UNTRUSTED_VALIDATED_FENCE();
5266
5267 SVGA3dVertexDecl *pVertexDecl = (SVGA3dVertexDecl *)(pCmd + 1);
5268 SVGA3dPrimitiveRange *pNumRange = (SVGA3dPrimitiveRange *)&pVertexDecl[pCmd->numVertexDecls];
5269 SVGA3dVertexDivisor *pVertexDivisor = cVertexDivisor ? (SVGA3dVertexDivisor *)&pNumRange[pCmd->numRanges] : NULL;
5270
5271 STAM_PROFILE_START(&pSvgaR3State->StatR3Cmd3dDrawPrimitivesProf, a);
5272 vmsvga3dDrawPrimitives(pThisCC, pCmd->cid, pCmd->numVertexDecls, pVertexDecl, pCmd->numRanges,
5273 pNumRange, cVertexDivisor, pVertexDivisor);
5274 STAM_PROFILE_STOP(&pSvgaR3State->StatR3Cmd3dDrawPrimitivesProf, a);
5275 break;
5276 }
5277
5278 case SVGA_3D_CMD_SETSCISSORRECT:
5279 {
5280 SVGA3dCmdSetScissorRect *pCmd = (SVGA3dCmdSetScissorRect *)pvCmd;
5281 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5282 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dSetScissorRect);
5283
5284 vmsvga3dSetScissorRect(pThisCC, pCmd->cid, &pCmd->rect);
5285 break;
5286 }
5287
5288 case SVGA_3D_CMD_BEGIN_QUERY:
5289 {
5290 SVGA3dCmdBeginQuery *pCmd = (SVGA3dCmdBeginQuery *)pvCmd;
5291 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5292 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dBeginQuery);
5293
5294 vmsvga3dQueryBegin(pThisCC, pCmd->cid, pCmd->type);
5295 break;
5296 }
5297
5298 case SVGA_3D_CMD_END_QUERY:
5299 {
5300 SVGA3dCmdEndQuery *pCmd = (SVGA3dCmdEndQuery *)pvCmd;
5301 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5302 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dEndQuery);
5303
5304 vmsvga3dQueryEnd(pThisCC, pCmd->cid, pCmd->type);
5305 break;
5306 }
5307
5308 case SVGA_3D_CMD_WAIT_FOR_QUERY:
5309 {
5310 SVGA3dCmdWaitForQuery *pCmd = (SVGA3dCmdWaitForQuery *)pvCmd;
5311 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5312 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dWaitForQuery);
5313
5314 vmsvga3dQueryWait(pThisCC, pCmd->cid, pCmd->type, pThis, &pCmd->guestResult);
5315 break;
5316 }
5317
5318 case SVGA_3D_CMD_GENERATE_MIPMAPS:
5319 {
5320 SVGA3dCmdGenerateMipmaps *pCmd = (SVGA3dCmdGenerateMipmaps *)pvCmd;
5321 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5322 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dGenerateMipmaps);
5323
5324 vmsvga3dGenerateMipmaps(pThisCC, pCmd->sid, pCmd->filter);
5325 break;
5326 }
5327
5328 case SVGA_3D_CMD_ACTIVATE_SURFACE:
5329 /* context id + surface id? */
5330 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dActivateSurface);
5331 break;
5332
5333 case SVGA_3D_CMD_DEACTIVATE_SURFACE:
5334 /* context id + surface id? */
5335 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3Cmd3dDeactivateSurface);
5336 break;
5337
5338 /*
5339 *
5340 * VPGU10: SVGA_CAP_GBOBJECTS+ commands.
5341 *
5342 */
5343 case SVGA_3D_CMD_SCREEN_DMA:
5344 {
5345 SVGA3dCmdScreenDMA *pCmd = (SVGA3dCmdScreenDMA *)pvCmd;
5346 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5347 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5348 break;
5349 }
5350
5351 /* case SVGA_3D_CMD_DEAD1: New SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION */
5352 case SVGA_3D_CMD_DEAD2:
5353 case SVGA_3D_CMD_DEAD12: /* Old SVGA_3D_CMD_LOGICOPS_BITBLT */
5354 case SVGA_3D_CMD_DEAD13: /* Old SVGA_3D_CMD_LOGICOPS_TRANSBLT */
5355 case SVGA_3D_CMD_DEAD14: /* Old SVGA_3D_CMD_LOGICOPS_STRETCHBLT */
5356 case SVGA_3D_CMD_DEAD15: /* Old SVGA_3D_CMD_LOGICOPS_COLORFILL */
5357 case SVGA_3D_CMD_DEAD16: /* Old SVGA_3D_CMD_LOGICOPS_ALPHABLEND */
5358 case SVGA_3D_CMD_DEAD17: /* Old SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND */
5359 {
5360 VMSVGA_3D_CMD_NOTIMPL();
5361 break;
5362 }
5363
5364 case SVGA_3D_CMD_SET_OTABLE_BASE:
5365 {
5366 SVGA3dCmdSetOTableBase *pCmd = (SVGA3dCmdSetOTableBase *)pvCmd;
5367 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5368 vmsvga3dCmdSetOTableBase(pThisCC, pCmd);
5369 break;
5370 }
5371
5372 case SVGA_3D_CMD_READBACK_OTABLE:
5373 {
5374 SVGA3dCmdReadbackOTable *pCmd = (SVGA3dCmdReadbackOTable *)pvCmd;
5375 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5376 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5377 break;
5378 }
5379
5380 case SVGA_3D_CMD_DEFINE_GB_MOB:
5381 {
5382 SVGA3dCmdDefineGBMob *pCmd = (SVGA3dCmdDefineGBMob *)pvCmd;
5383 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5384 vmsvga3dCmdDefineGBMob(pThisCC, pCmd);
5385 break;
5386 }
5387
5388 case SVGA_3D_CMD_DESTROY_GB_MOB:
5389 {
5390 SVGA3dCmdDestroyGBMob *pCmd = (SVGA3dCmdDestroyGBMob *)pvCmd;
5391 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5392 vmsvga3dCmdDestroyGBMob(pThisCC, pCmd);
5393 break;
5394 }
5395
5396 case SVGA_3D_CMD_DEAD3:
5397 {
5398 VMSVGA_3D_CMD_NOTIMPL();
5399 break;
5400 }
5401
5402 case SVGA_3D_CMD_UPDATE_GB_MOB_MAPPING:
5403 {
5404 SVGA3dCmdUpdateGBMobMapping *pCmd = (SVGA3dCmdUpdateGBMobMapping *)pvCmd;
5405 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5406 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5407 break;
5408 }
5409
5410 case SVGA_3D_CMD_DEFINE_GB_SURFACE:
5411 {
5412 SVGA3dCmdDefineGBSurface *pCmd = (SVGA3dCmdDefineGBSurface *)pvCmd;
5413 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5414 vmsvga3dCmdDefineGBSurface(pThisCC, pCmd);
5415 break;
5416 }
5417
5418 case SVGA_3D_CMD_DESTROY_GB_SURFACE:
5419 {
5420 SVGA3dCmdDestroyGBSurface *pCmd = (SVGA3dCmdDestroyGBSurface *)pvCmd;
5421 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5422 vmsvga3dCmdDestroyGBSurface(pThisCC, pCmd);
5423 break;
5424 }
5425
5426 case SVGA_3D_CMD_BIND_GB_SURFACE:
5427 {
5428 SVGA3dCmdBindGBSurface *pCmd = (SVGA3dCmdBindGBSurface *)pvCmd;
5429 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5430 vmsvga3dCmdBindGBSurface(pThisCC, pCmd);
5431 break;
5432 }
5433
5434 case SVGA_3D_CMD_COND_BIND_GB_SURFACE:
5435 {
5436 SVGA3dCmdCondBindGBSurface *pCmd = (SVGA3dCmdCondBindGBSurface *)pvCmd;
5437 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5438 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5439 break;
5440 }
5441
5442 case SVGA_3D_CMD_UPDATE_GB_IMAGE:
5443 {
5444 SVGA3dCmdUpdateGBImage *pCmd = (SVGA3dCmdUpdateGBImage *)pvCmd;
5445 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5446 vmsvga3dCmdUpdateGBImage(pThisCC, pCmd);
5447 break;
5448 }
5449
5450 case SVGA_3D_CMD_UPDATE_GB_SURFACE:
5451 {
5452 SVGA3dCmdUpdateGBSurface *pCmd = (SVGA3dCmdUpdateGBSurface *)pvCmd;
5453 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5454 vmsvga3dCmdUpdateGBSurface(pThisCC, pCmd);
5455 break;
5456 }
5457
5458 case SVGA_3D_CMD_READBACK_GB_IMAGE:
5459 {
5460 SVGA3dCmdReadbackGBImage *pCmd = (SVGA3dCmdReadbackGBImage *)pvCmd;
5461 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5462 vmsvga3dCmdReadbackGBImage(pThisCC, pCmd);
5463 break;
5464 }
5465
5466 case SVGA_3D_CMD_READBACK_GB_SURFACE:
5467 {
5468 SVGA3dCmdReadbackGBSurface *pCmd = (SVGA3dCmdReadbackGBSurface *)pvCmd;
5469 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5470 vmsvga3dCmdReadbackGBSurface(pThisCC, pCmd);
5471 break;
5472 }
5473
5474 case SVGA_3D_CMD_INVALIDATE_GB_IMAGE:
5475 {
5476 SVGA3dCmdInvalidateGBImage *pCmd = (SVGA3dCmdInvalidateGBImage *)pvCmd;
5477 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5478 vmsvga3dCmdInvalidateGBImage(pThisCC, pCmd);
5479 break;
5480 }
5481
5482 case SVGA_3D_CMD_INVALIDATE_GB_SURFACE:
5483 {
5484 SVGA3dCmdInvalidateGBSurface *pCmd = (SVGA3dCmdInvalidateGBSurface *)pvCmd;
5485 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5486 vmsvga3dCmdInvalidateGBSurface(pThisCC, pCmd);
5487 break;
5488 }
5489
5490 case SVGA_3D_CMD_DEFINE_GB_CONTEXT:
5491 {
5492 SVGA3dCmdDefineGBContext *pCmd = (SVGA3dCmdDefineGBContext *)pvCmd;
5493 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5494 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5495 break;
5496 }
5497
5498 case SVGA_3D_CMD_DESTROY_GB_CONTEXT:
5499 {
5500 SVGA3dCmdDestroyGBContext *pCmd = (SVGA3dCmdDestroyGBContext *)pvCmd;
5501 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5502 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5503 break;
5504 }
5505
5506 case SVGA_3D_CMD_BIND_GB_CONTEXT:
5507 {
5508 SVGA3dCmdBindGBContext *pCmd = (SVGA3dCmdBindGBContext *)pvCmd;
5509 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5510 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5511 break;
5512 }
5513
5514 case SVGA_3D_CMD_READBACK_GB_CONTEXT:
5515 {
5516 SVGA3dCmdReadbackGBContext *pCmd = (SVGA3dCmdReadbackGBContext *)pvCmd;
5517 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5518 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5519 break;
5520 }
5521
5522 case SVGA_3D_CMD_INVALIDATE_GB_CONTEXT:
5523 {
5524 SVGA3dCmdInvalidateGBContext *pCmd = (SVGA3dCmdInvalidateGBContext *)pvCmd;
5525 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5526 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5527 break;
5528 }
5529
5530 case SVGA_3D_CMD_DEFINE_GB_SHADER:
5531 {
5532 SVGA3dCmdDefineGBShader *pCmd = (SVGA3dCmdDefineGBShader *)pvCmd;
5533 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5534 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5535 break;
5536 }
5537
5538 case SVGA_3D_CMD_DESTROY_GB_SHADER:
5539 {
5540 SVGA3dCmdDestroyGBShader *pCmd = (SVGA3dCmdDestroyGBShader *)pvCmd;
5541 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5542 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5543 break;
5544 }
5545
5546 case SVGA_3D_CMD_BIND_GB_SHADER:
5547 {
5548 SVGA3dCmdBindGBShader *pCmd = (SVGA3dCmdBindGBShader *)pvCmd;
5549 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5550 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5551 break;
5552 }
5553
5554 case SVGA_3D_CMD_SET_OTABLE_BASE64:
5555 {
5556 SVGA3dCmdSetOTableBase64 *pCmd = (SVGA3dCmdSetOTableBase64 *)pvCmd;
5557 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5558 vmsvga3dCmdSetOTableBase64(pThisCC, pCmd);
5559 break;
5560 }
5561
5562 case SVGA_3D_CMD_BEGIN_GB_QUERY:
5563 {
5564 SVGA3dCmdBeginGBQuery *pCmd = (SVGA3dCmdBeginGBQuery *)pvCmd;
5565 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5566 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5567 break;
5568 }
5569
5570 case SVGA_3D_CMD_END_GB_QUERY:
5571 {
5572 SVGA3dCmdEndGBQuery *pCmd = (SVGA3dCmdEndGBQuery *)pvCmd;
5573 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5574 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5575 break;
5576 }
5577
5578 case SVGA_3D_CMD_WAIT_FOR_GB_QUERY:
5579 {
5580 SVGA3dCmdWaitForGBQuery *pCmd = (SVGA3dCmdWaitForGBQuery *)pvCmd;
5581 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5582 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5583 break;
5584 }
5585
5586 case SVGA_3D_CMD_NOP:
5587 {
5588 /* Apparently there is nothing to do. */
5589 break;
5590 }
5591
5592 case SVGA_3D_CMD_ENABLE_GART:
5593 {
5594 SVGA3dCmdEnableGart *pCmd = (SVGA3dCmdEnableGart *)pvCmd;
5595 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5596 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5597 break;
5598 }
5599
5600 case SVGA_3D_CMD_DISABLE_GART:
5601 {
5602 /* No corresponding SVGA3dCmd structure. */
5603 VMSVGA_3D_CMD_NOTIMPL();
5604 break;
5605 }
5606
5607 case SVGA_3D_CMD_MAP_MOB_INTO_GART:
5608 {
5609 SVGA3dCmdMapMobIntoGart *pCmd = (SVGA3dCmdMapMobIntoGart *)pvCmd;
5610 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5611 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5612 break;
5613 }
5614
5615 case SVGA_3D_CMD_UNMAP_GART_RANGE:
5616 {
5617 SVGA3dCmdUnmapGartRange *pCmd = (SVGA3dCmdUnmapGartRange *)pvCmd;
5618 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5619 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5620 break;
5621 }
5622
5623 case SVGA_3D_CMD_DEFINE_GB_SCREENTARGET:
5624 {
5625 SVGA3dCmdDefineGBScreenTarget *pCmd = (SVGA3dCmdDefineGBScreenTarget *)pvCmd;
5626 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5627 vmsvga3dCmdDefineGBScreenTarget(pThis, pThisCC, pCmd);
5628 break;
5629 }
5630
5631 case SVGA_3D_CMD_DESTROY_GB_SCREENTARGET:
5632 {
5633 SVGA3dCmdDestroyGBScreenTarget *pCmd = (SVGA3dCmdDestroyGBScreenTarget *)pvCmd;
5634 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5635 vmsvga3dCmdDestroyGBScreenTarget(pThis, pThisCC, pCmd);
5636 break;
5637 }
5638
5639 case SVGA_3D_CMD_BIND_GB_SCREENTARGET:
5640 {
5641 SVGA3dCmdBindGBScreenTarget *pCmd = (SVGA3dCmdBindGBScreenTarget *)pvCmd;
5642 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5643 vmsvga3dCmdBindGBScreenTarget(pThisCC, pCmd);
5644 break;
5645 }
5646
5647 case SVGA_3D_CMD_UPDATE_GB_SCREENTARGET:
5648 {
5649 SVGA3dCmdUpdateGBScreenTarget *pCmd = (SVGA3dCmdUpdateGBScreenTarget *)pvCmd;
5650 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5651 vmsvga3dCmdUpdateGBScreenTarget(pThisCC, pCmd);
5652 break;
5653 }
5654
5655 case SVGA_3D_CMD_READBACK_GB_IMAGE_PARTIAL:
5656 {
5657 SVGA3dCmdReadbackGBImagePartial *pCmd = (SVGA3dCmdReadbackGBImagePartial *)pvCmd;
5658 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5659 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5660 break;
5661 }
5662
5663 case SVGA_3D_CMD_INVALIDATE_GB_IMAGE_PARTIAL:
5664 {
5665 SVGA3dCmdInvalidateGBImagePartial *pCmd = (SVGA3dCmdInvalidateGBImagePartial *)pvCmd;
5666 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5667 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5668 break;
5669 }
5670
5671 case SVGA_3D_CMD_SET_GB_SHADERCONSTS_INLINE:
5672 {
5673 SVGA3dCmdSetGBShaderConstInline *pCmd = (SVGA3dCmdSetGBShaderConstInline *)pvCmd;
5674 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5675 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5676 break;
5677 }
5678
5679 case SVGA_3D_CMD_GB_SCREEN_DMA:
5680 {
5681 SVGA3dCmdGBScreenDMA *pCmd = (SVGA3dCmdGBScreenDMA *)pvCmd;
5682 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5683 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5684 break;
5685 }
5686
5687 case SVGA_3D_CMD_BIND_GB_SURFACE_WITH_PITCH:
5688 {
5689 SVGA3dCmdBindGBSurfaceWithPitch *pCmd = (SVGA3dCmdBindGBSurfaceWithPitch *)pvCmd;
5690 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5691 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5692 break;
5693 }
5694
5695 case SVGA_3D_CMD_GB_MOB_FENCE:
5696 {
5697 SVGA3dCmdGBMobFence *pCmd = (SVGA3dCmdGBMobFence *)pvCmd;
5698 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5699 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5700 break;
5701 }
5702
5703 case SVGA_3D_CMD_DEFINE_GB_SURFACE_V2:
5704 {
5705 SVGA3dCmdDefineGBSurface_v2 *pCmd = (SVGA3dCmdDefineGBSurface_v2 *)pvCmd;
5706 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5707 vmsvga3dCmdDefineGBSurface_v2(pThisCC, pCmd);
5708 break;
5709 }
5710
5711 case SVGA_3D_CMD_DEFINE_GB_MOB64:
5712 {
5713 SVGA3dCmdDefineGBMob64 *pCmd = (SVGA3dCmdDefineGBMob64 *)pvCmd;
5714 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5715 vmsvga3dCmdDefineGBMob64(pThisCC, pCmd);
5716 break;
5717 }
5718
5719 case SVGA_3D_CMD_REDEFINE_GB_MOB64:
5720 {
5721 SVGA3dCmdRedefineGBMob64 *pCmd = (SVGA3dCmdRedefineGBMob64 *)pvCmd;
5722 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5723 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5724 break;
5725 }
5726
5727 case SVGA_3D_CMD_NOP_ERROR:
5728 {
5729 /* Apparently there is nothing to do. */
5730 break;
5731 }
5732
5733 case SVGA_3D_CMD_SET_VERTEX_STREAMS:
5734 {
5735 SVGA3dCmdSetVertexStreams *pCmd = (SVGA3dCmdSetVertexStreams *)pvCmd;
5736 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5737 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5738 break;
5739 }
5740
5741 case SVGA_3D_CMD_SET_VERTEX_DECLS:
5742 {
5743 SVGA3dCmdSetVertexDecls *pCmd = (SVGA3dCmdSetVertexDecls *)pvCmd;
5744 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5745 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5746 break;
5747 }
5748
5749 case SVGA_3D_CMD_SET_VERTEX_DIVISORS:
5750 {
5751 SVGA3dCmdSetVertexDivisors *pCmd = (SVGA3dCmdSetVertexDivisors *)pvCmd;
5752 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5753 VMSVGA_3D_CMD_NOTIMPL(); RT_NOREF(pCmd);
5754 break;
5755 }
5756
5757 case SVGA_3D_CMD_DRAW:
5758 {
5759 /* No corresponding SVGA3dCmd structure. */
5760 VMSVGA_3D_CMD_NOTIMPL();
5761 break;
5762 }
5763
5764 case SVGA_3D_CMD_DRAW_INDEXED:
5765 {
5766 /* No corresponding SVGA3dCmd structure. */
5767 VMSVGA_3D_CMD_NOTIMPL();
5768 break;
5769 }
5770
5771 case SVGA_3D_CMD_DX_DEFINE_CONTEXT:
5772 {
5773 SVGA3dCmdDXDefineContext *pCmd = (SVGA3dCmdDXDefineContext *)pvCmd;
5774 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5775 rcParse = vmsvga3dCmdDXDefineContext(pThisCC, pCmd, cbCmd);
5776 break;
5777 }
5778
5779 case SVGA_3D_CMD_DX_DESTROY_CONTEXT:
5780 {
5781 SVGA3dCmdDXDestroyContext *pCmd = (SVGA3dCmdDXDestroyContext *)pvCmd;
5782 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5783 rcParse = vmsvga3dCmdDXDestroyContext(pThisCC, pCmd, cbCmd);
5784 break;
5785 }
5786
5787 case SVGA_3D_CMD_DX_BIND_CONTEXT:
5788 {
5789 SVGA3dCmdDXBindContext *pCmd = (SVGA3dCmdDXBindContext *)pvCmd;
5790 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5791 rcParse = vmsvga3dCmdDXBindContext(pThisCC, pCmd, cbCmd);
5792 break;
5793 }
5794
5795 case SVGA_3D_CMD_DX_READBACK_CONTEXT:
5796 {
5797 SVGA3dCmdDXReadbackContext *pCmd = (SVGA3dCmdDXReadbackContext *)pvCmd;
5798 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5799 rcParse = vmsvga3dCmdDXReadbackContext(pThisCC, pCmd, cbCmd);
5800 break;
5801 }
5802
5803 case SVGA_3D_CMD_DX_INVALIDATE_CONTEXT:
5804 {
5805 SVGA3dCmdDXInvalidateContext *pCmd = (SVGA3dCmdDXInvalidateContext *)pvCmd;
5806 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5807 rcParse = vmsvga3dCmdDXInvalidateContext(pThisCC, idDXContext, pCmd, cbCmd);
5808 break;
5809 }
5810
5811 case SVGA_3D_CMD_DX_SET_SINGLE_CONSTANT_BUFFER:
5812 {
5813 SVGA3dCmdDXSetSingleConstantBuffer *pCmd = (SVGA3dCmdDXSetSingleConstantBuffer *)pvCmd;
5814 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5815 rcParse = vmsvga3dCmdDXSetSingleConstantBuffer(pThisCC, idDXContext, pCmd, cbCmd);
5816 break;
5817 }
5818
5819 case SVGA_3D_CMD_DX_SET_SHADER_RESOURCES:
5820 {
5821 SVGA3dCmdDXSetShaderResources *pCmd = (SVGA3dCmdDXSetShaderResources *)pvCmd;
5822 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5823 rcParse = vmsvga3dCmdDXSetShaderResources(pThisCC, idDXContext, pCmd, cbCmd);
5824 break;
5825 }
5826
5827 case SVGA_3D_CMD_DX_SET_SHADER:
5828 {
5829 SVGA3dCmdDXSetShader *pCmd = (SVGA3dCmdDXSetShader *)pvCmd;
5830 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5831 rcParse = vmsvga3dCmdDXSetShader(pThisCC, idDXContext, pCmd, cbCmd);
5832 break;
5833 }
5834
5835 case SVGA_3D_CMD_DX_SET_SAMPLERS:
5836 {
5837 SVGA3dCmdDXSetSamplers *pCmd = (SVGA3dCmdDXSetSamplers *)pvCmd;
5838 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5839 rcParse = vmsvga3dCmdDXSetSamplers(pThisCC, idDXContext, pCmd, cbCmd);
5840 break;
5841 }
5842
5843 case SVGA_3D_CMD_DX_DRAW:
5844 {
5845 SVGA3dCmdDXDraw *pCmd = (SVGA3dCmdDXDraw *)pvCmd;
5846 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5847 rcParse = vmsvga3dCmdDXDraw(pThisCC, idDXContext, pCmd, cbCmd);
5848 break;
5849 }
5850
5851 case SVGA_3D_CMD_DX_DRAW_INDEXED:
5852 {
5853 SVGA3dCmdDXDrawIndexed *pCmd = (SVGA3dCmdDXDrawIndexed *)pvCmd;
5854 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5855 rcParse = vmsvga3dCmdDXDrawIndexed(pThisCC, idDXContext, pCmd, cbCmd);
5856 break;
5857 }
5858
5859 case SVGA_3D_CMD_DX_DRAW_INSTANCED:
5860 {
5861 SVGA3dCmdDXDrawInstanced *pCmd = (SVGA3dCmdDXDrawInstanced *)pvCmd;
5862 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5863 rcParse = vmsvga3dCmdDXDrawInstanced(pThisCC, idDXContext, pCmd, cbCmd);
5864 break;
5865 }
5866
5867 case SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED:
5868 {
5869 SVGA3dCmdDXDrawIndexedInstanced *pCmd = (SVGA3dCmdDXDrawIndexedInstanced *)pvCmd;
5870 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5871 rcParse = vmsvga3dCmdDXDrawIndexedInstanced(pThisCC, idDXContext, pCmd, cbCmd);
5872 break;
5873 }
5874
5875 case SVGA_3D_CMD_DX_DRAW_AUTO:
5876 {
5877 SVGA3dCmdDXDrawAuto *pCmd = (SVGA3dCmdDXDrawAuto *)pvCmd;
5878 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5879 rcParse = vmsvga3dCmdDXDrawAuto(pThisCC, idDXContext, pCmd, cbCmd);
5880 break;
5881 }
5882
5883 case SVGA_3D_CMD_DX_SET_INPUT_LAYOUT:
5884 {
5885 SVGA3dCmdDXSetInputLayout *pCmd = (SVGA3dCmdDXSetInputLayout *)pvCmd;
5886 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5887 rcParse = vmsvga3dCmdDXSetInputLayout(pThisCC, idDXContext, pCmd, cbCmd);
5888 break;
5889 }
5890
5891 case SVGA_3D_CMD_DX_SET_VERTEX_BUFFERS:
5892 {
5893 SVGA3dCmdDXSetVertexBuffers *pCmd = (SVGA3dCmdDXSetVertexBuffers *)pvCmd;
5894 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5895 rcParse = vmsvga3dCmdDXSetVertexBuffers(pThisCC, idDXContext, pCmd, cbCmd);
5896 break;
5897 }
5898
5899 case SVGA_3D_CMD_DX_SET_INDEX_BUFFER:
5900 {
5901 SVGA3dCmdDXSetIndexBuffer *pCmd = (SVGA3dCmdDXSetIndexBuffer *)pvCmd;
5902 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5903 rcParse = vmsvga3dCmdDXSetIndexBuffer(pThisCC, idDXContext, pCmd, cbCmd);
5904 break;
5905 }
5906
5907 case SVGA_3D_CMD_DX_SET_TOPOLOGY:
5908 {
5909 SVGA3dCmdDXSetTopology *pCmd = (SVGA3dCmdDXSetTopology *)pvCmd;
5910 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5911 rcParse = vmsvga3dCmdDXSetTopology(pThisCC, idDXContext, pCmd, cbCmd);
5912 break;
5913 }
5914
5915 case SVGA_3D_CMD_DX_SET_RENDERTARGETS:
5916 {
5917 SVGA3dCmdDXSetRenderTargets *pCmd = (SVGA3dCmdDXSetRenderTargets *)pvCmd;
5918 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5919 rcParse = vmsvga3dCmdDXSetRenderTargets(pThisCC, idDXContext, pCmd, cbCmd);
5920 break;
5921 }
5922
5923 case SVGA_3D_CMD_DX_SET_BLEND_STATE:
5924 {
5925 SVGA3dCmdDXSetBlendState *pCmd = (SVGA3dCmdDXSetBlendState *)pvCmd;
5926 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5927 rcParse = vmsvga3dCmdDXSetBlendState(pThisCC, idDXContext, pCmd, cbCmd);
5928 break;
5929 }
5930
5931 case SVGA_3D_CMD_DX_SET_DEPTHSTENCIL_STATE:
5932 {
5933 SVGA3dCmdDXSetDepthStencilState *pCmd = (SVGA3dCmdDXSetDepthStencilState *)pvCmd;
5934 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5935 rcParse = vmsvga3dCmdDXSetDepthStencilState(pThisCC, idDXContext, pCmd, cbCmd);
5936 break;
5937 }
5938
5939 case SVGA_3D_CMD_DX_SET_RASTERIZER_STATE:
5940 {
5941 SVGA3dCmdDXSetRasterizerState *pCmd = (SVGA3dCmdDXSetRasterizerState *)pvCmd;
5942 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5943 rcParse = vmsvga3dCmdDXSetRasterizerState(pThisCC, idDXContext, pCmd, cbCmd);
5944 break;
5945 }
5946
5947 case SVGA_3D_CMD_DX_DEFINE_QUERY:
5948 {
5949 SVGA3dCmdDXDefineQuery *pCmd = (SVGA3dCmdDXDefineQuery *)pvCmd;
5950 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5951 rcParse = vmsvga3dCmdDXDefineQuery(pThisCC, idDXContext, pCmd, cbCmd);
5952 break;
5953 }
5954
5955 case SVGA_3D_CMD_DX_DESTROY_QUERY:
5956 {
5957 SVGA3dCmdDXDestroyQuery *pCmd = (SVGA3dCmdDXDestroyQuery *)pvCmd;
5958 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5959 rcParse = vmsvga3dCmdDXDestroyQuery(pThisCC, idDXContext, pCmd, cbCmd);
5960 break;
5961 }
5962
5963 case SVGA_3D_CMD_DX_BIND_QUERY:
5964 {
5965 SVGA3dCmdDXBindQuery *pCmd = (SVGA3dCmdDXBindQuery *)pvCmd;
5966 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5967 rcParse = vmsvga3dCmdDXBindQuery(pThisCC, idDXContext, pCmd, cbCmd);
5968 break;
5969 }
5970
5971 case SVGA_3D_CMD_DX_SET_QUERY_OFFSET:
5972 {
5973 SVGA3dCmdDXSetQueryOffset *pCmd = (SVGA3dCmdDXSetQueryOffset *)pvCmd;
5974 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5975 rcParse = vmsvga3dCmdDXSetQueryOffset(pThisCC, idDXContext, pCmd, cbCmd);
5976 break;
5977 }
5978
5979 case SVGA_3D_CMD_DX_BEGIN_QUERY:
5980 {
5981 SVGA3dCmdDXBeginQuery *pCmd = (SVGA3dCmdDXBeginQuery *)pvCmd;
5982 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5983 rcParse = vmsvga3dCmdDXBeginQuery(pThisCC, idDXContext, pCmd, cbCmd);
5984 break;
5985 }
5986
5987 case SVGA_3D_CMD_DX_END_QUERY:
5988 {
5989 SVGA3dCmdDXEndQuery *pCmd = (SVGA3dCmdDXEndQuery *)pvCmd;
5990 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5991 rcParse = vmsvga3dCmdDXEndQuery(pThisCC, idDXContext, pCmd, cbCmd);
5992 break;
5993 }
5994
5995 case SVGA_3D_CMD_DX_READBACK_QUERY:
5996 {
5997 SVGA3dCmdDXReadbackQuery *pCmd = (SVGA3dCmdDXReadbackQuery *)pvCmd;
5998 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
5999 rcParse = vmsvga3dCmdDXReadbackQuery(pThisCC, idDXContext, pCmd, cbCmd);
6000 break;
6001 }
6002
6003 case SVGA_3D_CMD_DX_SET_PREDICATION:
6004 {
6005 SVGA3dCmdDXSetPredication *pCmd = (SVGA3dCmdDXSetPredication *)pvCmd;
6006 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6007 rcParse = vmsvga3dCmdDXSetPredication(pThisCC, idDXContext, pCmd, cbCmd);
6008 break;
6009 }
6010
6011 case SVGA_3D_CMD_DX_SET_SOTARGETS:
6012 {
6013 SVGA3dCmdDXSetSOTargets *pCmd = (SVGA3dCmdDXSetSOTargets *)pvCmd;
6014 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6015 rcParse = vmsvga3dCmdDXSetSOTargets(pThisCC, idDXContext, pCmd, cbCmd);
6016 break;
6017 }
6018
6019 case SVGA_3D_CMD_DX_SET_VIEWPORTS:
6020 {
6021 SVGA3dCmdDXSetViewports *pCmd = (SVGA3dCmdDXSetViewports *)pvCmd;
6022 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6023 rcParse = vmsvga3dCmdDXSetViewports(pThisCC, idDXContext, pCmd, cbCmd);
6024 break;
6025 }
6026
6027 case SVGA_3D_CMD_DX_SET_SCISSORRECTS:
6028 {
6029 SVGA3dCmdDXSetScissorRects *pCmd = (SVGA3dCmdDXSetScissorRects *)pvCmd;
6030 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6031 rcParse = vmsvga3dCmdDXSetScissorRects(pThisCC, idDXContext, pCmd, cbCmd);
6032 break;
6033 }
6034
6035 case SVGA_3D_CMD_DX_CLEAR_RENDERTARGET_VIEW:
6036 {
6037 SVGA3dCmdDXClearRenderTargetView *pCmd = (SVGA3dCmdDXClearRenderTargetView *)pvCmd;
6038 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6039 rcParse = vmsvga3dCmdDXClearRenderTargetView(pThisCC, idDXContext, pCmd, cbCmd);
6040 break;
6041 }
6042
6043 case SVGA_3D_CMD_DX_CLEAR_DEPTHSTENCIL_VIEW:
6044 {
6045 SVGA3dCmdDXClearDepthStencilView *pCmd = (SVGA3dCmdDXClearDepthStencilView *)pvCmd;
6046 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6047 rcParse = vmsvga3dCmdDXClearDepthStencilView(pThisCC, idDXContext, pCmd, cbCmd);
6048 break;
6049 }
6050
6051 case SVGA_3D_CMD_DX_PRED_COPY_REGION:
6052 {
6053 SVGA3dCmdDXPredCopyRegion *pCmd = (SVGA3dCmdDXPredCopyRegion *)pvCmd;
6054 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6055 rcParse = vmsvga3dCmdDXPredCopyRegion(pThisCC, idDXContext, pCmd, cbCmd);
6056 break;
6057 }
6058
6059 case SVGA_3D_CMD_DX_PRED_COPY:
6060 {
6061 SVGA3dCmdDXPredCopy *pCmd = (SVGA3dCmdDXPredCopy *)pvCmd;
6062 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6063 rcParse = vmsvga3dCmdDXPredCopy(pThisCC, idDXContext, pCmd, cbCmd);
6064 break;
6065 }
6066
6067 case SVGA_3D_CMD_DX_PRESENTBLT:
6068 {
6069 SVGA3dCmdDXPresentBlt *pCmd = (SVGA3dCmdDXPresentBlt *)pvCmd;
6070 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6071 rcParse = vmsvga3dCmdDXPresentBlt(pThisCC, idDXContext, pCmd, cbCmd);
6072 break;
6073 }
6074
6075 case SVGA_3D_CMD_DX_GENMIPS:
6076 {
6077 SVGA3dCmdDXGenMips *pCmd = (SVGA3dCmdDXGenMips *)pvCmd;
6078 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6079 rcParse = vmsvga3dCmdDXGenMips(pThisCC, idDXContext, pCmd, cbCmd);
6080 break;
6081 }
6082
6083 case SVGA_3D_CMD_DX_UPDATE_SUBRESOURCE:
6084 {
6085 SVGA3dCmdDXUpdateSubResource *pCmd = (SVGA3dCmdDXUpdateSubResource *)pvCmd;
6086 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6087 rcParse = vmsvga3dCmdDXUpdateSubResource(pThisCC, pCmd, cbCmd);
6088 break;
6089 }
6090
6091 case SVGA_3D_CMD_DX_READBACK_SUBRESOURCE:
6092 {
6093 SVGA3dCmdDXReadbackSubResource *pCmd = (SVGA3dCmdDXReadbackSubResource *)pvCmd;
6094 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6095 rcParse = vmsvga3dCmdDXReadbackSubResource(pThisCC, pCmd, cbCmd);
6096 break;
6097 }
6098
6099 case SVGA_3D_CMD_DX_INVALIDATE_SUBRESOURCE:
6100 {
6101 SVGA3dCmdDXInvalidateSubResource *pCmd = (SVGA3dCmdDXInvalidateSubResource *)pvCmd;
6102 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6103 rcParse = vmsvga3dCmdDXInvalidateSubResource(pThisCC, pCmd, cbCmd);
6104 break;
6105 }
6106
6107 case SVGA_3D_CMD_DX_DEFINE_SHADERRESOURCE_VIEW:
6108 {
6109 SVGA3dCmdDXDefineShaderResourceView *pCmd = (SVGA3dCmdDXDefineShaderResourceView *)pvCmd;
6110 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6111 rcParse = vmsvga3dCmdDXDefineShaderResourceView(pThisCC, idDXContext, pCmd, cbCmd);
6112 break;
6113 }
6114
6115 case SVGA_3D_CMD_DX_DESTROY_SHADERRESOURCE_VIEW:
6116 {
6117 SVGA3dCmdDXDestroyShaderResourceView *pCmd = (SVGA3dCmdDXDestroyShaderResourceView *)pvCmd;
6118 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6119 rcParse = vmsvga3dCmdDXDestroyShaderResourceView(pThisCC, idDXContext, pCmd, cbCmd);
6120 break;
6121 }
6122
6123 case SVGA_3D_CMD_DX_DEFINE_RENDERTARGET_VIEW:
6124 {
6125 SVGA3dCmdDXDefineRenderTargetView *pCmd = (SVGA3dCmdDXDefineRenderTargetView *)pvCmd;
6126 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6127 rcParse = vmsvga3dCmdDXDefineRenderTargetView(pThisCC, idDXContext, pCmd, cbCmd);
6128 break;
6129 }
6130
6131 case SVGA_3D_CMD_DX_DESTROY_RENDERTARGET_VIEW:
6132 {
6133 SVGA3dCmdDXDestroyRenderTargetView *pCmd = (SVGA3dCmdDXDestroyRenderTargetView *)pvCmd;
6134 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6135 rcParse = vmsvga3dCmdDXDestroyRenderTargetView(pThisCC, idDXContext, pCmd, cbCmd);
6136 break;
6137 }
6138
6139 case SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW:
6140 {
6141 SVGA3dCmdDXDefineDepthStencilView *pCmd = (SVGA3dCmdDXDefineDepthStencilView *)pvCmd;
6142 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6143 rcParse = vmsvga3dCmdDXDefineDepthStencilView(pThisCC, idDXContext, pCmd, cbCmd);
6144 break;
6145 }
6146
6147 case SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_VIEW:
6148 {
6149 SVGA3dCmdDXDestroyDepthStencilView *pCmd = (SVGA3dCmdDXDestroyDepthStencilView *)pvCmd;
6150 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6151 rcParse = vmsvga3dCmdDXDestroyDepthStencilView(pThisCC, idDXContext, pCmd, cbCmd);
6152 break;
6153 }
6154
6155 case SVGA_3D_CMD_DX_DEFINE_ELEMENTLAYOUT:
6156 {
6157 SVGA3dCmdDXDefineElementLayout *pCmd = (SVGA3dCmdDXDefineElementLayout *)pvCmd;
6158 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6159 rcParse = vmsvga3dCmdDXDefineElementLayout(pThisCC, idDXContext, pCmd, cbCmd);
6160 break;
6161 }
6162
6163 case SVGA_3D_CMD_DX_DESTROY_ELEMENTLAYOUT:
6164 {
6165 SVGA3dCmdDXDestroyElementLayout *pCmd = (SVGA3dCmdDXDestroyElementLayout *)pvCmd;
6166 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6167 rcParse = vmsvga3dCmdDXDestroyElementLayout(pThisCC, idDXContext, pCmd, cbCmd);
6168 break;
6169 }
6170
6171 case SVGA_3D_CMD_DX_DEFINE_BLEND_STATE:
6172 {
6173 SVGA3dCmdDXDefineBlendState *pCmd = (SVGA3dCmdDXDefineBlendState *)pvCmd;
6174 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6175 rcParse = vmsvga3dCmdDXDefineBlendState(pThisCC, idDXContext, pCmd, cbCmd);
6176 break;
6177 }
6178
6179 case SVGA_3D_CMD_DX_DESTROY_BLEND_STATE:
6180 {
6181 SVGA3dCmdDXDestroyBlendState *pCmd = (SVGA3dCmdDXDestroyBlendState *)pvCmd;
6182 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6183 rcParse = vmsvga3dCmdDXDestroyBlendState(pThisCC, idDXContext, pCmd, cbCmd);
6184 break;
6185 }
6186
6187 case SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_STATE:
6188 {
6189 SVGA3dCmdDXDefineDepthStencilState *pCmd = (SVGA3dCmdDXDefineDepthStencilState *)pvCmd;
6190 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6191 rcParse = vmsvga3dCmdDXDefineDepthStencilState(pThisCC, idDXContext, pCmd, cbCmd);
6192 break;
6193 }
6194
6195 case SVGA_3D_CMD_DX_DESTROY_DEPTHSTENCIL_STATE:
6196 {
6197 SVGA3dCmdDXDestroyDepthStencilState *pCmd = (SVGA3dCmdDXDestroyDepthStencilState *)pvCmd;
6198 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6199 rcParse = vmsvga3dCmdDXDestroyDepthStencilState(pThisCC, idDXContext, pCmd, cbCmd);
6200 break;
6201 }
6202
6203 case SVGA_3D_CMD_DX_DEFINE_RASTERIZER_STATE:
6204 {
6205 SVGA3dCmdDXDefineRasterizerState *pCmd = (SVGA3dCmdDXDefineRasterizerState *)pvCmd;
6206 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6207 rcParse = vmsvga3dCmdDXDefineRasterizerState(pThisCC, idDXContext, pCmd, cbCmd);
6208 break;
6209 }
6210
6211 case SVGA_3D_CMD_DX_DESTROY_RASTERIZER_STATE:
6212 {
6213 SVGA3dCmdDXDestroyRasterizerState *pCmd = (SVGA3dCmdDXDestroyRasterizerState *)pvCmd;
6214 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6215 rcParse = vmsvga3dCmdDXDestroyRasterizerState(pThisCC, idDXContext, pCmd, cbCmd);
6216 break;
6217 }
6218
6219 case SVGA_3D_CMD_DX_DEFINE_SAMPLER_STATE:
6220 {
6221 SVGA3dCmdDXDefineSamplerState *pCmd = (SVGA3dCmdDXDefineSamplerState *)pvCmd;
6222 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6223 rcParse = vmsvga3dCmdDXDefineSamplerState(pThisCC, idDXContext, pCmd, cbCmd);
6224 break;
6225 }
6226
6227 case SVGA_3D_CMD_DX_DESTROY_SAMPLER_STATE:
6228 {
6229 SVGA3dCmdDXDestroySamplerState *pCmd = (SVGA3dCmdDXDestroySamplerState *)pvCmd;
6230 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6231 rcParse = vmsvga3dCmdDXDestroySamplerState(pThisCC, idDXContext, pCmd, cbCmd);
6232 break;
6233 }
6234
6235 case SVGA_3D_CMD_DX_DEFINE_SHADER:
6236 {
6237 SVGA3dCmdDXDefineShader *pCmd = (SVGA3dCmdDXDefineShader *)pvCmd;
6238 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6239 rcParse = vmsvga3dCmdDXDefineShader(pThisCC, idDXContext, pCmd, cbCmd);
6240 break;
6241 }
6242
6243 case SVGA_3D_CMD_DX_DESTROY_SHADER:
6244 {
6245 SVGA3dCmdDXDestroyShader *pCmd = (SVGA3dCmdDXDestroyShader *)pvCmd;
6246 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6247 rcParse = vmsvga3dCmdDXDestroyShader(pThisCC, idDXContext, pCmd, cbCmd);
6248 break;
6249 }
6250
6251 case SVGA_3D_CMD_DX_BIND_SHADER:
6252 {
6253 SVGA3dCmdDXBindShader *pCmd = (SVGA3dCmdDXBindShader *)pvCmd;
6254 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6255 rcParse = vmsvga3dCmdDXBindShader(pThisCC, idDXContext, pCmd, cbCmd);
6256 break;
6257 }
6258
6259 case SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT:
6260 {
6261 SVGA3dCmdDXDefineStreamOutput *pCmd = (SVGA3dCmdDXDefineStreamOutput *)pvCmd;
6262 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6263 rcParse = vmsvga3dCmdDXDefineStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6264 break;
6265 }
6266
6267 case SVGA_3D_CMD_DX_DESTROY_STREAMOUTPUT:
6268 {
6269 SVGA3dCmdDXDestroyStreamOutput *pCmd = (SVGA3dCmdDXDestroyStreamOutput *)pvCmd;
6270 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6271 rcParse = vmsvga3dCmdDXDestroyStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6272 break;
6273 }
6274
6275 case SVGA_3D_CMD_DX_SET_STREAMOUTPUT:
6276 {
6277 SVGA3dCmdDXSetStreamOutput *pCmd = (SVGA3dCmdDXSetStreamOutput *)pvCmd;
6278 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6279 rcParse = vmsvga3dCmdDXSetStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6280 break;
6281 }
6282
6283 case SVGA_3D_CMD_DX_SET_COTABLE:
6284 {
6285 SVGA3dCmdDXSetCOTable *pCmd = (SVGA3dCmdDXSetCOTable *)pvCmd;
6286 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6287 rcParse = vmsvga3dCmdDXSetCOTable(pThisCC, pCmd, cbCmd);
6288 break;
6289 }
6290
6291 case SVGA_3D_CMD_DX_READBACK_COTABLE:
6292 {
6293 SVGA3dCmdDXReadbackCOTable *pCmd = (SVGA3dCmdDXReadbackCOTable *)pvCmd;
6294 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6295 rcParse = vmsvga3dCmdDXReadbackCOTable(pThisCC, idDXContext, pCmd, cbCmd);
6296 break;
6297 }
6298
6299 case SVGA_3D_CMD_DX_BUFFER_COPY:
6300 {
6301 SVGA3dCmdDXBufferCopy *pCmd = (SVGA3dCmdDXBufferCopy *)pvCmd;
6302 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6303 rcParse = vmsvga3dCmdDXBufferCopy(pThisCC, idDXContext, pCmd, cbCmd);
6304 break;
6305 }
6306
6307 case SVGA_3D_CMD_DX_TRANSFER_FROM_BUFFER:
6308 {
6309 SVGA3dCmdDXTransferFromBuffer *pCmd = (SVGA3dCmdDXTransferFromBuffer *)pvCmd;
6310 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6311 rcParse = vmsvga3dCmdDXTransferFromBuffer(pThisCC, pCmd, cbCmd);
6312 break;
6313 }
6314
6315 case SVGA_3D_CMD_DX_SURFACE_COPY_AND_READBACK:
6316 {
6317 SVGA3dCmdDXSurfaceCopyAndReadback *pCmd = (SVGA3dCmdDXSurfaceCopyAndReadback *)pvCmd;
6318 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6319 rcParse = vmsvga3dCmdDXSurfaceCopyAndReadback(pThisCC, idDXContext, pCmd, cbCmd);
6320 break;
6321 }
6322
6323 case SVGA_3D_CMD_DX_MOVE_QUERY:
6324 {
6325 SVGA3dCmdDXMoveQuery *pCmd = (SVGA3dCmdDXMoveQuery *)pvCmd;
6326 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6327 rcParse = vmsvga3dCmdDXMoveQuery(pThisCC, idDXContext, pCmd, cbCmd);
6328 break;
6329 }
6330
6331 case SVGA_3D_CMD_DX_BIND_ALL_QUERY:
6332 {
6333 SVGA3dCmdDXBindAllQuery *pCmd = (SVGA3dCmdDXBindAllQuery *)pvCmd;
6334 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6335 rcParse = vmsvga3dCmdDXBindAllQuery(pThisCC, idDXContext, pCmd, cbCmd);
6336 break;
6337 }
6338
6339 case SVGA_3D_CMD_DX_READBACK_ALL_QUERY:
6340 {
6341 SVGA3dCmdDXReadbackAllQuery *pCmd = (SVGA3dCmdDXReadbackAllQuery *)pvCmd;
6342 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6343 rcParse = vmsvga3dCmdDXReadbackAllQuery(pThisCC, idDXContext, pCmd, cbCmd);
6344 break;
6345 }
6346
6347 case SVGA_3D_CMD_DX_PRED_TRANSFER_FROM_BUFFER:
6348 {
6349 SVGA3dCmdDXPredTransferFromBuffer *pCmd = (SVGA3dCmdDXPredTransferFromBuffer *)pvCmd;
6350 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6351 rcParse = vmsvga3dCmdDXPredTransferFromBuffer(pThisCC, idDXContext, pCmd, cbCmd);
6352 break;
6353 }
6354
6355 case SVGA_3D_CMD_DX_MOB_FENCE_64:
6356 {
6357 SVGA3dCmdDXMobFence64 *pCmd = (SVGA3dCmdDXMobFence64 *)pvCmd;
6358 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6359 rcParse = vmsvga3dCmdDXMobFence64(pThisCC, pCmd, cbCmd);
6360 break;
6361 }
6362
6363 case SVGA_3D_CMD_DX_BIND_ALL_SHADER:
6364 {
6365 SVGA3dCmdDXBindAllShader *pCmd = (SVGA3dCmdDXBindAllShader *)pvCmd;
6366 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6367 rcParse = vmsvga3dCmdDXBindAllShader(pThisCC, idDXContext, pCmd, cbCmd);
6368 break;
6369 }
6370
6371 case SVGA_3D_CMD_DX_HINT:
6372 {
6373 SVGA3dCmdDXHint *pCmd = (SVGA3dCmdDXHint *)pvCmd;
6374 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6375 rcParse = vmsvga3dCmdDXHint(pThisCC, idDXContext, pCmd, cbCmd);
6376 break;
6377 }
6378
6379 case SVGA_3D_CMD_DX_BUFFER_UPDATE:
6380 {
6381 SVGA3dCmdDXBufferUpdate *pCmd = (SVGA3dCmdDXBufferUpdate *)pvCmd;
6382 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6383 rcParse = vmsvga3dCmdDXBufferUpdate(pThisCC, idDXContext, pCmd, cbCmd);
6384 break;
6385 }
6386
6387 case SVGA_3D_CMD_DX_SET_VS_CONSTANT_BUFFER_OFFSET:
6388 {
6389 SVGA3dCmdDXSetVSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetVSConstantBufferOffset *)pvCmd;
6390 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6391 rcParse = vmsvga3dCmdDXSetVSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6392 break;
6393 }
6394
6395 case SVGA_3D_CMD_DX_SET_PS_CONSTANT_BUFFER_OFFSET:
6396 {
6397 SVGA3dCmdDXSetPSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetPSConstantBufferOffset *)pvCmd;
6398 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6399 rcParse = vmsvga3dCmdDXSetPSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6400 break;
6401 }
6402
6403 case SVGA_3D_CMD_DX_SET_GS_CONSTANT_BUFFER_OFFSET:
6404 {
6405 SVGA3dCmdDXSetGSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetGSConstantBufferOffset *)pvCmd;
6406 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6407 rcParse = vmsvga3dCmdDXSetGSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6408 break;
6409 }
6410
6411 case SVGA_3D_CMD_DX_SET_HS_CONSTANT_BUFFER_OFFSET:
6412 {
6413 SVGA3dCmdDXSetHSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetHSConstantBufferOffset *)pvCmd;
6414 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6415 rcParse = vmsvga3dCmdDXSetHSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6416 break;
6417 }
6418
6419 case SVGA_3D_CMD_DX_SET_DS_CONSTANT_BUFFER_OFFSET:
6420 {
6421 SVGA3dCmdDXSetDSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetDSConstantBufferOffset *)pvCmd;
6422 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6423 rcParse = vmsvga3dCmdDXSetDSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6424 break;
6425 }
6426
6427 case SVGA_3D_CMD_DX_SET_CS_CONSTANT_BUFFER_OFFSET:
6428 {
6429 SVGA3dCmdDXSetCSConstantBufferOffset *pCmd = (SVGA3dCmdDXSetCSConstantBufferOffset *)pvCmd;
6430 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6431 rcParse = vmsvga3dCmdDXSetCSConstantBufferOffset(pThisCC, idDXContext, pCmd, cbCmd);
6432 break;
6433 }
6434
6435 case SVGA_3D_CMD_DX_COND_BIND_ALL_SHADER:
6436 {
6437 SVGA3dCmdDXCondBindAllShader *pCmd = (SVGA3dCmdDXCondBindAllShader *)pvCmd;
6438 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6439 rcParse = vmsvga3dCmdDXCondBindAllShader(pThisCC, idDXContext, pCmd, cbCmd);
6440 break;
6441 }
6442
6443 case SVGA_3D_CMD_SCREEN_COPY:
6444 {
6445 SVGA3dCmdScreenCopy *pCmd = (SVGA3dCmdScreenCopy *)pvCmd;
6446 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6447 rcParse = vmsvga3dCmdScreenCopy(pThisCC, idDXContext, pCmd, cbCmd);
6448 break;
6449 }
6450
6451 case SVGA_3D_CMD_RESERVED1:
6452 {
6453 VMSVGA_3D_CMD_NOTIMPL();
6454 break;
6455 }
6456
6457 case SVGA_3D_CMD_RESERVED2:
6458 {
6459 VMSVGA_3D_CMD_NOTIMPL();
6460 break;
6461 }
6462
6463 case SVGA_3D_CMD_RESERVED3:
6464 {
6465 VMSVGA_3D_CMD_NOTIMPL();
6466 break;
6467 }
6468
6469 case SVGA_3D_CMD_RESERVED4:
6470 {
6471 VMSVGA_3D_CMD_NOTIMPL();
6472 break;
6473 }
6474
6475 case SVGA_3D_CMD_RESERVED5:
6476 {
6477 VMSVGA_3D_CMD_NOTIMPL();
6478 break;
6479 }
6480
6481 case SVGA_3D_CMD_RESERVED6:
6482 {
6483 VMSVGA_3D_CMD_NOTIMPL();
6484 break;
6485 }
6486
6487 case SVGA_3D_CMD_RESERVED7:
6488 {
6489 VMSVGA_3D_CMD_NOTIMPL();
6490 break;
6491 }
6492
6493 case SVGA_3D_CMD_RESERVED8:
6494 {
6495 VMSVGA_3D_CMD_NOTIMPL();
6496 break;
6497 }
6498
6499 case SVGA_3D_CMD_GROW_OTABLE:
6500 {
6501 SVGA3dCmdGrowOTable *pCmd = (SVGA3dCmdGrowOTable *)pvCmd;
6502 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6503 rcParse = vmsvga3dCmdGrowOTable(pThisCC, pCmd, cbCmd);
6504 break;
6505 }
6506
6507 case SVGA_3D_CMD_DX_GROW_COTABLE:
6508 {
6509 SVGA3dCmdDXGrowCOTable *pCmd = (SVGA3dCmdDXGrowCOTable *)pvCmd;
6510 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6511 rcParse = vmsvga3dCmdDXGrowCOTable(pThisCC, pCmd, cbCmd);
6512 break;
6513 }
6514
6515 case SVGA_3D_CMD_INTRA_SURFACE_COPY:
6516 {
6517 SVGA3dCmdIntraSurfaceCopy *pCmd = (SVGA3dCmdIntraSurfaceCopy *)pvCmd;
6518 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6519 rcParse = vmsvga3dCmdIntraSurfaceCopy(pThisCC, idDXContext, pCmd, cbCmd);
6520 break;
6521 }
6522
6523 case SVGA_3D_CMD_DEFINE_GB_SURFACE_V3:
6524 {
6525 SVGA3dCmdDefineGBSurface_v3 *pCmd = (SVGA3dCmdDefineGBSurface_v3 *)pvCmd;
6526 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6527 rcParse = vmsvga3dCmdDefineGBSurface_v3(pThisCC, pCmd);
6528 break;
6529 }
6530
6531 case SVGA_3D_CMD_DX_RESOLVE_COPY:
6532 {
6533 SVGA3dCmdDXResolveCopy *pCmd = (SVGA3dCmdDXResolveCopy *)pvCmd;
6534 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6535 rcParse = vmsvga3dCmdDXResolveCopy(pThisCC, idDXContext, pCmd, cbCmd);
6536 break;
6537 }
6538
6539 case SVGA_3D_CMD_DX_PRED_RESOLVE_COPY:
6540 {
6541 SVGA3dCmdDXPredResolveCopy *pCmd = (SVGA3dCmdDXPredResolveCopy *)pvCmd;
6542 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6543 rcParse = vmsvga3dCmdDXPredResolveCopy(pThisCC, idDXContext, pCmd, cbCmd);
6544 break;
6545 }
6546
6547 case SVGA_3D_CMD_DX_PRED_CONVERT_REGION:
6548 {
6549 SVGA3dCmdDXPredConvertRegion *pCmd = (SVGA3dCmdDXPredConvertRegion *)pvCmd;
6550 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6551 rcParse = vmsvga3dCmdDXPredConvertRegion(pThisCC, idDXContext, pCmd, cbCmd);
6552 break;
6553 }
6554
6555 case SVGA_3D_CMD_DX_PRED_CONVERT:
6556 {
6557 SVGA3dCmdDXPredConvert *pCmd = (SVGA3dCmdDXPredConvert *)pvCmd;
6558 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6559 rcParse = vmsvga3dCmdDXPredConvert(pThisCC, idDXContext, pCmd, cbCmd);
6560 break;
6561 }
6562
6563 case SVGA_3D_CMD_WHOLE_SURFACE_COPY:
6564 {
6565 SVGA3dCmdWholeSurfaceCopy *pCmd = (SVGA3dCmdWholeSurfaceCopy *)pvCmd;
6566 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6567 rcParse = vmsvga3dCmdWholeSurfaceCopy(pThisCC, idDXContext, pCmd, cbCmd);
6568 break;
6569 }
6570
6571 case SVGA_3D_CMD_DX_DEFINE_UA_VIEW:
6572 {
6573 SVGA3dCmdDXDefineUAView *pCmd = (SVGA3dCmdDXDefineUAView *)pvCmd;
6574 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6575 rcParse = vmsvga3dCmdDXDefineUAView(pThisCC, idDXContext, pCmd, cbCmd);
6576 break;
6577 }
6578
6579 case SVGA_3D_CMD_DX_DESTROY_UA_VIEW:
6580 {
6581 SVGA3dCmdDXDestroyUAView *pCmd = (SVGA3dCmdDXDestroyUAView *)pvCmd;
6582 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6583 rcParse = vmsvga3dCmdDXDestroyUAView(pThisCC, idDXContext, pCmd, cbCmd);
6584 break;
6585 }
6586
6587 case SVGA_3D_CMD_DX_CLEAR_UA_VIEW_UINT:
6588 {
6589 SVGA3dCmdDXClearUAViewUint *pCmd = (SVGA3dCmdDXClearUAViewUint *)pvCmd;
6590 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6591 rcParse = vmsvga3dCmdDXClearUAViewUint(pThisCC, idDXContext, pCmd, cbCmd);
6592 break;
6593 }
6594
6595 case SVGA_3D_CMD_DX_CLEAR_UA_VIEW_FLOAT:
6596 {
6597 SVGA3dCmdDXClearUAViewFloat *pCmd = (SVGA3dCmdDXClearUAViewFloat *)pvCmd;
6598 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6599 rcParse = vmsvga3dCmdDXClearUAViewFloat(pThisCC, idDXContext, pCmd, cbCmd);
6600 break;
6601 }
6602
6603 case SVGA_3D_CMD_DX_COPY_STRUCTURE_COUNT:
6604 {
6605 SVGA3dCmdDXCopyStructureCount *pCmd = (SVGA3dCmdDXCopyStructureCount *)pvCmd;
6606 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6607 rcParse = vmsvga3dCmdDXCopyStructureCount(pThisCC, idDXContext, pCmd, cbCmd);
6608 break;
6609 }
6610
6611 case SVGA_3D_CMD_DX_SET_UA_VIEWS:
6612 {
6613 SVGA3dCmdDXSetUAViews *pCmd = (SVGA3dCmdDXSetUAViews *)pvCmd;
6614 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6615 rcParse = vmsvga3dCmdDXSetUAViews(pThisCC, idDXContext, pCmd, cbCmd);
6616 break;
6617 }
6618
6619 case SVGA_3D_CMD_DX_DRAW_INDEXED_INSTANCED_INDIRECT:
6620 {
6621 SVGA3dCmdDXDrawIndexedInstancedIndirect *pCmd = (SVGA3dCmdDXDrawIndexedInstancedIndirect *)pvCmd;
6622 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6623 rcParse = vmsvga3dCmdDXDrawIndexedInstancedIndirect(pThisCC, idDXContext, pCmd, cbCmd);
6624 break;
6625 }
6626
6627 case SVGA_3D_CMD_DX_DRAW_INSTANCED_INDIRECT:
6628 {
6629 SVGA3dCmdDXDrawInstancedIndirect *pCmd = (SVGA3dCmdDXDrawInstancedIndirect *)pvCmd;
6630 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6631 rcParse = vmsvga3dCmdDXDrawInstancedIndirect(pThisCC, idDXContext, pCmd, cbCmd);
6632 break;
6633 }
6634
6635 case SVGA_3D_CMD_DX_DISPATCH:
6636 {
6637 SVGA3dCmdDXDispatch *pCmd = (SVGA3dCmdDXDispatch *)pvCmd;
6638 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6639 rcParse = vmsvga3dCmdDXDispatch(pThisCC, idDXContext, pCmd, cbCmd);
6640 break;
6641 }
6642
6643 case SVGA_3D_CMD_DX_DISPATCH_INDIRECT:
6644 {
6645 SVGA3dCmdDXDispatchIndirect *pCmd = (SVGA3dCmdDXDispatchIndirect *)pvCmd;
6646 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6647 rcParse = vmsvga3dCmdDXDispatchIndirect(pThisCC, idDXContext, pCmd, cbCmd);
6648 break;
6649 }
6650
6651 case SVGA_3D_CMD_WRITE_ZERO_SURFACE:
6652 {
6653 SVGA3dCmdWriteZeroSurface *pCmd = (SVGA3dCmdWriteZeroSurface *)pvCmd;
6654 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6655 rcParse = vmsvga3dCmdWriteZeroSurface(pThisCC, idDXContext, pCmd, cbCmd);
6656 break;
6657 }
6658
6659 case SVGA_3D_CMD_HINT_ZERO_SURFACE:
6660 {
6661 SVGA3dCmdHintZeroSurface *pCmd = (SVGA3dCmdHintZeroSurface *)pvCmd;
6662 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6663 rcParse = vmsvga3dCmdHintZeroSurface(pThisCC, idDXContext, pCmd, cbCmd);
6664 break;
6665 }
6666
6667 case SVGA_3D_CMD_DX_TRANSFER_TO_BUFFER:
6668 {
6669 SVGA3dCmdDXTransferToBuffer *pCmd = (SVGA3dCmdDXTransferToBuffer *)pvCmd;
6670 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6671 rcParse = vmsvga3dCmdDXTransferToBuffer(pThisCC, idDXContext, pCmd, cbCmd);
6672 break;
6673 }
6674
6675 case SVGA_3D_CMD_DX_SET_STRUCTURE_COUNT:
6676 {
6677 SVGA3dCmdDXSetStructureCount *pCmd = (SVGA3dCmdDXSetStructureCount *)pvCmd;
6678 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6679 rcParse = vmsvga3dCmdDXSetStructureCount(pThisCC, idDXContext, pCmd, cbCmd);
6680 break;
6681 }
6682
6683 case SVGA_3D_CMD_LOGICOPS_BITBLT:
6684 {
6685 SVGA3dCmdLogicOpsBitBlt *pCmd = (SVGA3dCmdLogicOpsBitBlt *)pvCmd;
6686 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6687 rcParse = vmsvga3dCmdLogicOpsBitBlt(pThisCC, idDXContext, pCmd, cbCmd);
6688 break;
6689 }
6690
6691 case SVGA_3D_CMD_LOGICOPS_TRANSBLT:
6692 {
6693 SVGA3dCmdLogicOpsTransBlt *pCmd = (SVGA3dCmdLogicOpsTransBlt *)pvCmd;
6694 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6695 rcParse = vmsvga3dCmdLogicOpsTransBlt(pThisCC, idDXContext, pCmd, cbCmd);
6696 break;
6697 }
6698
6699 case SVGA_3D_CMD_LOGICOPS_STRETCHBLT:
6700 {
6701 SVGA3dCmdLogicOpsStretchBlt *pCmd = (SVGA3dCmdLogicOpsStretchBlt *)pvCmd;
6702 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6703 rcParse = vmsvga3dCmdLogicOpsStretchBlt(pThisCC, idDXContext, pCmd, cbCmd);
6704 break;
6705 }
6706
6707 case SVGA_3D_CMD_LOGICOPS_COLORFILL:
6708 {
6709 SVGA3dCmdLogicOpsColorFill *pCmd = (SVGA3dCmdLogicOpsColorFill *)pvCmd;
6710 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6711 rcParse = vmsvga3dCmdLogicOpsColorFill(pThisCC, idDXContext, pCmd, cbCmd);
6712 break;
6713 }
6714
6715 case SVGA_3D_CMD_LOGICOPS_ALPHABLEND:
6716 {
6717 SVGA3dCmdLogicOpsAlphaBlend *pCmd = (SVGA3dCmdLogicOpsAlphaBlend *)pvCmd;
6718 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6719 rcParse = vmsvga3dCmdLogicOpsAlphaBlend(pThisCC, idDXContext, pCmd, cbCmd);
6720 break;
6721 }
6722
6723 case SVGA_3D_CMD_LOGICOPS_CLEARTYPEBLEND:
6724 {
6725 SVGA3dCmdLogicOpsClearTypeBlend *pCmd = (SVGA3dCmdLogicOpsClearTypeBlend *)pvCmd;
6726 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6727 rcParse = vmsvga3dCmdLogicOpsClearTypeBlend(pThisCC, idDXContext, pCmd, cbCmd);
6728 break;
6729 }
6730
6731 case SVGA_3D_CMD_RESERVED2_1:
6732 {
6733 VMSVGA_3D_CMD_NOTIMPL();
6734 break;
6735 }
6736
6737 case SVGA_3D_CMD_RESERVED2_2:
6738 {
6739 VMSVGA_3D_CMD_NOTIMPL();
6740 break;
6741 }
6742
6743 case SVGA_3D_CMD_DEFINE_GB_SURFACE_V4:
6744 {
6745 SVGA3dCmdDefineGBSurface_v4 *pCmd = (SVGA3dCmdDefineGBSurface_v4 *)pvCmd;
6746 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6747 rcParse = vmsvga3dCmdDefineGBSurface_v4(pThisCC, pCmd);
6748 break;
6749 }
6750
6751 case SVGA_3D_CMD_DX_SET_CS_UA_VIEWS:
6752 {
6753 SVGA3dCmdDXSetCSUAViews *pCmd = (SVGA3dCmdDXSetCSUAViews *)pvCmd;
6754 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6755 rcParse = vmsvga3dCmdDXSetCSUAViews(pThisCC, idDXContext, pCmd, cbCmd);
6756 break;
6757 }
6758
6759 case SVGA_3D_CMD_DX_SET_MIN_LOD:
6760 {
6761 SVGA3dCmdDXSetMinLOD *pCmd = (SVGA3dCmdDXSetMinLOD *)pvCmd;
6762 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6763 rcParse = vmsvga3dCmdDXSetMinLOD(pThisCC, idDXContext, pCmd, cbCmd);
6764 break;
6765 }
6766
6767 case SVGA_3D_CMD_RESERVED2_3:
6768 {
6769 VMSVGA_3D_CMD_NOTIMPL();
6770 break;
6771 }
6772
6773 case SVGA_3D_CMD_RESERVED2_4:
6774 {
6775 VMSVGA_3D_CMD_NOTIMPL();
6776 break;
6777 }
6778
6779 case SVGA_3D_CMD_DX_DEFINE_DEPTHSTENCIL_VIEW_V2:
6780 {
6781 SVGA3dCmdDXDefineDepthStencilView_v2 *pCmd = (SVGA3dCmdDXDefineDepthStencilView_v2 *)pvCmd;
6782 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6783 rcParse = vmsvga3dCmdDXDefineDepthStencilView_v2(pThisCC, idDXContext, pCmd, cbCmd);
6784 break;
6785 }
6786
6787 case SVGA_3D_CMD_DX_DEFINE_STREAMOUTPUT_WITH_MOB:
6788 {
6789 SVGA3dCmdDXDefineStreamOutputWithMob *pCmd = (SVGA3dCmdDXDefineStreamOutputWithMob *)pvCmd;
6790 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6791 rcParse = vmsvga3dCmdDXDefineStreamOutputWithMob(pThisCC, idDXContext, pCmd, cbCmd);
6792 break;
6793 }
6794
6795 case SVGA_3D_CMD_DX_SET_SHADER_IFACE:
6796 {
6797 SVGA3dCmdDXSetShaderIface *pCmd = (SVGA3dCmdDXSetShaderIface *)pvCmd;
6798 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6799 rcParse = vmsvga3dCmdDXSetShaderIface(pThisCC, idDXContext, pCmd, cbCmd);
6800 break;
6801 }
6802
6803 case SVGA_3D_CMD_DX_BIND_STREAMOUTPUT:
6804 {
6805 SVGA3dCmdDXBindStreamOutput *pCmd = (SVGA3dCmdDXBindStreamOutput *)pvCmd;
6806 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6807 rcParse = vmsvga3dCmdDXBindStreamOutput(pThisCC, idDXContext, pCmd, cbCmd);
6808 break;
6809 }
6810
6811 case SVGA_3D_CMD_SURFACE_STRETCHBLT_NON_MS_TO_MS:
6812 {
6813 SVGA3dCmdSurfaceStretchBltNonMSToMS *pCmd = (SVGA3dCmdSurfaceStretchBltNonMSToMS *)pvCmd;
6814 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6815 rcParse = vmsvga3dCmdSurfaceStretchBltNonMSToMS(pThisCC, idDXContext, pCmd, cbCmd);
6816 break;
6817 }
6818
6819 case SVGA_3D_CMD_DX_BIND_SHADER_IFACE:
6820 {
6821 SVGA3dCmdDXBindShaderIface *pCmd = (SVGA3dCmdDXBindShaderIface *)pvCmd;
6822 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6823 rcParse = vmsvga3dCmdDXBindShaderIface(pThisCC, idDXContext, pCmd, cbCmd);
6824 break;
6825 }
6826
6827 case SVGA_3D_CMD_VB_DX_CLEAR_RENDERTARGET_VIEW_REGION:
6828 {
6829 SVGA3dCmdVBDXClearRenderTargetViewRegion *pCmd = (SVGA3dCmdVBDXClearRenderTargetViewRegion *)pvCmd;
6830 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6831 rcParse = vmsvga3dCmdVBDXClearRenderTargetViewRegion(pThisCC, idDXContext, pCmd, cbCmd);
6832 break;
6833 }
6834
6835 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR:
6836 {
6837 VBSVGA3dCmdDXDefineVideoProcessor *pCmd = (VBSVGA3dCmdDXDefineVideoProcessor *)pvCmd;
6838 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6839 rcParse = vmsvga3dVBCmdDXDefineVideoProcessor(pThisCC, idDXContext, pCmd, cbCmd);
6840 break;
6841 }
6842
6843 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER_OUTPUT_VIEW:
6844 {
6845 VBSVGA3dCmdDXDefineVideoDecoderOutputView *pCmd = (VBSVGA3dCmdDXDefineVideoDecoderOutputView *)pvCmd;
6846 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6847 rcParse = vmsvga3dVBCmdDXDefineVideoDecoderOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6848 break;
6849 }
6850
6851 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_DECODER:
6852 {
6853 VBSVGA3dCmdDXDefineVideoDecoder *pCmd = (VBSVGA3dCmdDXDefineVideoDecoder *)pvCmd;
6854 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6855 rcParse = vmsvga3dVBCmdDXDefineVideoDecoder(pThisCC, idDXContext, pCmd, cbCmd);
6856 break;
6857 }
6858
6859 case VBSVGA_3D_CMD_DX_VIDEO_DECODER_BEGIN_FRAME:
6860 {
6861 VBSVGA3dCmdDXVideoDecoderBeginFrame *pCmd = (VBSVGA3dCmdDXVideoDecoderBeginFrame *)pvCmd;
6862 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6863 rcParse = vmsvga3dVBCmdDXVideoDecoderBeginFrame(pThisCC, idDXContext, pCmd, cbCmd);
6864 break;
6865 }
6866
6867 case VBSVGA_3D_CMD_DX_VIDEO_DECODER_SUBMIT_BUFFERS:
6868 {
6869 VBSVGA3dCmdDXVideoDecoderSubmitBuffers *pCmd = (VBSVGA3dCmdDXVideoDecoderSubmitBuffers *)pvCmd;
6870 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6871 rcParse = vmsvga3dVBCmdDXVideoDecoderSubmitBuffers(pThisCC, idDXContext, pCmd, cbCmd);
6872 break;
6873 }
6874
6875 case VBSVGA_3D_CMD_DX_VIDEO_DECODER_END_FRAME:
6876 {
6877 VBSVGA3dCmdDXVideoDecoderEndFrame *pCmd = (VBSVGA3dCmdDXVideoDecoderEndFrame *)pvCmd;
6878 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6879 rcParse = vmsvga3dVBCmdDXVideoDecoderEndFrame(pThisCC, idDXContext, pCmd, cbCmd);
6880 break;
6881 }
6882
6883 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_INPUT_VIEW:
6884 {
6885 VBSVGA3dCmdDXDefineVideoProcessorInputView *pCmd = (VBSVGA3dCmdDXDefineVideoProcessorInputView *)pvCmd;
6886 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6887 rcParse = vmsvga3dVBCmdDXDefineVideoProcessorInputView(pThisCC, idDXContext, pCmd, cbCmd);
6888 break;
6889 }
6890
6891 case VBSVGA_3D_CMD_DX_DEFINE_VIDEO_PROCESSOR_OUTPUT_VIEW:
6892 {
6893 VBSVGA3dCmdDXDefineVideoProcessorOutputView *pCmd = (VBSVGA3dCmdDXDefineVideoProcessorOutputView *)pvCmd;
6894 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6895 rcParse = vmsvga3dVBCmdDXDefineVideoProcessorOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6896 break;
6897 }
6898
6899 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_BLT:
6900 {
6901 VBSVGA3dCmdDXVideoProcessorBlt *pCmd = (VBSVGA3dCmdDXVideoProcessorBlt *)pvCmd;
6902 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6903 rcParse = vmsvga3dVBCmdDXVideoProcessorBlt(pThisCC, idDXContext, pCmd, cbCmd);
6904 break;
6905 }
6906
6907 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER:
6908 {
6909 VBSVGA3dCmdDXDestroyVideoDecoder *pCmd = (VBSVGA3dCmdDXDestroyVideoDecoder *)pvCmd;
6910 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6911 rcParse = vmsvga3dVBCmdDXDestroyVideoDecoder(pThisCC, idDXContext, pCmd, cbCmd);
6912 break;
6913 }
6914
6915 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_DECODER_OUTPUT_VIEW:
6916 {
6917 VBSVGA3dCmdDXDestroyVideoDecoderOutputView *pCmd = (VBSVGA3dCmdDXDestroyVideoDecoderOutputView *)pvCmd;
6918 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6919 rcParse = vmsvga3dVBCmdDXDestroyVideoDecoderOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6920 break;
6921 }
6922
6923 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR:
6924 {
6925 VBSVGA3dCmdDXDestroyVideoProcessor *pCmd = (VBSVGA3dCmdDXDestroyVideoProcessor *)pvCmd;
6926 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6927 rcParse = vmsvga3dVBCmdDXDestroyVideoProcessor(pThisCC, idDXContext, pCmd, cbCmd);
6928 break;
6929 }
6930
6931 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_INPUT_VIEW:
6932 {
6933 VBSVGA3dCmdDXDestroyVideoProcessorInputView *pCmd = (VBSVGA3dCmdDXDestroyVideoProcessorInputView *)pvCmd;
6934 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6935 rcParse = vmsvga3dVBCmdDXDestroyVideoProcessorInputView(pThisCC, idDXContext, pCmd, cbCmd);
6936 break;
6937 }
6938
6939 case VBSVGA_3D_CMD_DX_DESTROY_VIDEO_PROCESSOR_OUTPUT_VIEW:
6940 {
6941 VBSVGA3dCmdDXDestroyVideoProcessorOutputView *pCmd = (VBSVGA3dCmdDXDestroyVideoProcessorOutputView *)pvCmd;
6942 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6943 rcParse = vmsvga3dVBCmdDXDestroyVideoProcessorOutputView(pThisCC, idDXContext, pCmd, cbCmd);
6944 break;
6945 }
6946
6947 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_TARGET_RECT:
6948 {
6949 VBSVGA3dCmdDXVideoProcessorSetOutputTargetRect *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputTargetRect *)pvCmd;
6950 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6951 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputTargetRect(pThisCC, idDXContext, pCmd, cbCmd);
6952 break;
6953 }
6954
6955 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_BACKGROUND_COLOR:
6956 {
6957 VBSVGA3dCmdDXVideoProcessorSetOutputBackgroundColor *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputBackgroundColor *)pvCmd;
6958 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6959 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputBackgroundColor(pThisCC, idDXContext, pCmd, cbCmd);
6960 break;
6961 }
6962
6963 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_COLOR_SPACE:
6964 {
6965 VBSVGA3dCmdDXVideoProcessorSetOutputColorSpace *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputColorSpace *)pvCmd;
6966 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6967 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputColorSpace(pThisCC, idDXContext, pCmd, cbCmd);
6968 break;
6969 }
6970
6971 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_ALPHA_FILL_MODE:
6972 {
6973 VBSVGA3dCmdDXVideoProcessorSetOutputAlphaFillMode *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputAlphaFillMode *)pvCmd;
6974 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6975 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputAlphaFillMode(pThisCC, idDXContext, pCmd, cbCmd);
6976 break;
6977 }
6978
6979 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_CONSTRICTION:
6980 {
6981 VBSVGA3dCmdDXVideoProcessorSetOutputConstriction *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputConstriction *)pvCmd;
6982 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6983 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputConstriction(pThisCC, idDXContext, pCmd, cbCmd);
6984 break;
6985 }
6986
6987 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_OUTPUT_STEREO_MODE:
6988 {
6989 VBSVGA3dCmdDXVideoProcessorSetOutputStereoMode *pCmd = (VBSVGA3dCmdDXVideoProcessorSetOutputStereoMode *)pvCmd;
6990 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6991 rcParse = vmsvga3dVBCmdDXVideoProcessorSetOutputStereoMode(pThisCC, idDXContext, pCmd, cbCmd);
6992 break;
6993 }
6994
6995 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FRAME_FORMAT:
6996 {
6997 VBSVGA3dCmdDXVideoProcessorSetStreamFrameFormat *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamFrameFormat *)pvCmd;
6998 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
6999 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamFrameFormat(pThisCC, idDXContext, pCmd, cbCmd);
7000 break;
7001 }
7002
7003 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_COLOR_SPACE:
7004 {
7005 VBSVGA3dCmdDXVideoProcessorSetStreamColorSpace *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamColorSpace *)pvCmd;
7006 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7007 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamColorSpace(pThisCC, idDXContext, pCmd, cbCmd);
7008 break;
7009 }
7010
7011 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_OUTPUT_RATE:
7012 {
7013 VBSVGA3dCmdDXVideoProcessorSetStreamOutputRate *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamOutputRate *)pvCmd;
7014 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7015 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamOutputRate(pThisCC, idDXContext, pCmd, cbCmd);
7016 break;
7017 }
7018
7019 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_SOURCE_RECT:
7020 {
7021 VBSVGA3dCmdDXVideoProcessorSetStreamSourceRect *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamSourceRect *)pvCmd;
7022 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7023 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamSourceRect(pThisCC, idDXContext, pCmd, cbCmd);
7024 break;
7025 }
7026
7027 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_DEST_RECT:
7028 {
7029 VBSVGA3dCmdDXVideoProcessorSetStreamDestRect *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamDestRect *)pvCmd;
7030 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7031 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamDestRect(pThisCC, idDXContext, pCmd, cbCmd);
7032 break;
7033 }
7034
7035 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ALPHA:
7036 {
7037 VBSVGA3dCmdDXVideoProcessorSetStreamAlpha *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamAlpha *)pvCmd;
7038 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7039 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamAlpha(pThisCC, idDXContext, pCmd, cbCmd);
7040 break;
7041 }
7042
7043 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PALETTE:
7044 {
7045 VBSVGA3dCmdDXVideoProcessorSetStreamPalette *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamPalette *)pvCmd;
7046 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7047 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamPalette(pThisCC, idDXContext, pCmd, cbCmd);
7048 break;
7049 }
7050
7051 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_PIXEL_ASPECT_RATIO:
7052 {
7053 VBSVGA3dCmdDXVideoProcessorSetStreamPixelAspectRatio *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamPixelAspectRatio *)pvCmd;
7054 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7055 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamPixelAspectRatio(pThisCC, idDXContext, pCmd, cbCmd);
7056 break;
7057 }
7058
7059 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_LUMA_KEY:
7060 {
7061 VBSVGA3dCmdDXVideoProcessorSetStreamLumaKey *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamLumaKey *)pvCmd;
7062 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7063 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamLumaKey(pThisCC, idDXContext, pCmd, cbCmd);
7064 break;
7065 }
7066
7067 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_STEREO_FORMAT:
7068 {
7069 VBSVGA3dCmdDXVideoProcessorSetStreamStereoFormat *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamStereoFormat *)pvCmd;
7070 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7071 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamStereoFormat(pThisCC, idDXContext, pCmd, cbCmd);
7072 break;
7073 }
7074
7075 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_AUTO_PROCESSING_MODE:
7076 {
7077 VBSVGA3dCmdDXVideoProcessorSetStreamAutoProcessingMode *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamAutoProcessingMode *)pvCmd;
7078 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7079 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamAutoProcessingMode(pThisCC, idDXContext, pCmd, cbCmd);
7080 break;
7081 }
7082
7083 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_FILTER:
7084 {
7085 VBSVGA3dCmdDXVideoProcessorSetStreamFilter *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamFilter *)pvCmd;
7086 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7087 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamFilter(pThisCC, idDXContext, pCmd, cbCmd);
7088 break;
7089 }
7090
7091 case VBSVGA_3D_CMD_DX_VIDEO_PROCESSOR_SET_STREAM_ROTATION:
7092 {
7093 VBSVGA3dCmdDXVideoProcessorSetStreamRotation *pCmd = (VBSVGA3dCmdDXVideoProcessorSetStreamRotation *)pvCmd;
7094 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7095 rcParse = vmsvga3dVBCmdDXVideoProcessorSetStreamRotation(pThisCC, idDXContext, pCmd, cbCmd);
7096 break;
7097 }
7098
7099 case VBSVGA_3D_CMD_DX_GET_VIDEO_CAPABILITY:
7100 {
7101 VBSVGA3dCmdDXGetVideoCapability *pCmd = (VBSVGA3dCmdDXGetVideoCapability *)pvCmd;
7102 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7103 rcParse = vmsvga3dVBCmdDXGetVideoCapability(pThisCC, idDXContext, pCmd, cbCmd);
7104 break;
7105 }
7106
7107 case VBSVGA_3D_CMD_DX_CLEAR_RTV:
7108 {
7109 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7110 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7111 rcParse = vmsvga3dVBCmdDXClearRTV(pThisCC, idDXContext, pCmd, cbCmd);
7112 break;
7113 }
7114
7115 case VBSVGA_3D_CMD_DX_CLEAR_UAV:
7116 {
7117 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7118 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7119 rcParse = vmsvga3dVBCmdDXClearUAV(pThisCC, idDXContext, pCmd, cbCmd);
7120 break;
7121 }
7122
7123 case VBSVGA_3D_CMD_DX_CLEAR_VDOV:
7124 {
7125 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7126 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7127 rcParse = vmsvga3dVBCmdDXClearVDOV(pThisCC, idDXContext, pCmd, cbCmd);
7128 break;
7129 }
7130
7131 case VBSVGA_3D_CMD_DX_CLEAR_VPIV:
7132 {
7133 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7134 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7135 rcParse = vmsvga3dVBCmdDXClearVPIV(pThisCC, idDXContext, pCmd, cbCmd);
7136 break;
7137 }
7138
7139 case VBSVGA_3D_CMD_DX_CLEAR_VPOV:
7140 {
7141 VBSVGA3dCmdDXClearView *pCmd = (VBSVGA3dCmdDXClearView *)pvCmd;
7142 VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK(sizeof(*pCmd));
7143 rcParse = vmsvga3dVBCmdDXClearVPOV(pThisCC, idDXContext, pCmd, cbCmd);
7144 break;
7145 }
7146
7147 /* Unsupported commands. */
7148 case SVGA_3D_CMD_DEAD4: /* SVGA_3D_CMD_VIDEO_CREATE_DECODER */
7149 case SVGA_3D_CMD_DEAD5: /* SVGA_3D_CMD_VIDEO_DESTROY_DECODER */
7150 case SVGA_3D_CMD_DEAD6: /* SVGA_3D_CMD_VIDEO_CREATE_PROCESSOR */
7151 case SVGA_3D_CMD_DEAD7: /* SVGA_3D_CMD_VIDEO_DESTROY_PROCESSOR */
7152 case SVGA_3D_CMD_DEAD8: /* SVGA_3D_CMD_VIDEO_DECODE_START_FRAME */
7153 case SVGA_3D_CMD_DEAD9: /* SVGA_3D_CMD_VIDEO_DECODE_RENDER */
7154 case SVGA_3D_CMD_DEAD10: /* SVGA_3D_CMD_VIDEO_DECODE_END_FRAME */
7155 case SVGA_3D_CMD_DEAD11: /* SVGA_3D_CMD_VIDEO_PROCESS_FRAME */
7156 /* Prevent the compiler warning. */
7157 case SVGA_3D_CMD_LEGACY_BASE:
7158 case SVGA_3D_CMD_MAX:
7159 case SVGA_3D_CMD_FUTURE_MAX:
7160 case VBSVGA_3D_CMD_MAX:
7161#ifndef DEBUG_sunlover
7162 default: /* Compiler warning. */
7163#else
7164 /* No 'default' case */
7165#endif
7166 STAM_REL_COUNTER_INC(&pSvgaR3State->StatFifoUnkCmds);
7167 ASSERT_GUEST_MSG_FAILED(("enmCmdId=%d\n", enmCmdId));
7168 LogRelMax(16, ("VMSVGA: unsupported 3D command %d\n", enmCmdId));
7169 rcParse = VERR_NOT_IMPLEMENTED;
7170 break;
7171 }
7172
7173 if (RT_FAILURE(rcParse))
7174 LogRelMax(16, ("VMSVGA: command %d: %Rrc\n", enmCmdId, rcParse));
7175 return VINF_SUCCESS;
7176}
7177# undef VMSVGAFIFO_CHECK_3D_CMD_MIN_SIZE_BREAK
7178#endif /* VBOX_WITH_VMSVGA3D */
7179
7180
7181/*
7182 *
7183 * Handlers for FIFO commands.
7184 *
7185 * Every handler takes the following parameters:
7186 *
7187 * pThis The shared VGA/VMSVGA state.
7188 * pThisCC The VGA/VMSVGA state for ring-3.
7189 * pCmd The command data.
7190 */
7191
7192
7193/* SVGA_CMD_UPDATE */
7194void vmsvgaR3CmdUpdate(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdUpdate const *pCmd)
7195{
7196 RT_NOREF(pThis);
7197 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7198
7199 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdUpdate);
7200 Log(("SVGA_CMD_UPDATE %d,%d %dx%d\n", pCmd->x, pCmd->y, pCmd->width, pCmd->height));
7201
7202 /** @todo Multiple screens? */
7203 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7204 if (!pScreen) /* Can happen if screen is not defined (aScreens[idScreen].fDefined == false) yet. */
7205 return;
7206
7207 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->x, pCmd->y, pCmd->width, pCmd->height);
7208}
7209
7210
7211/* SVGA_CMD_UPDATE_VERBOSE */
7212void vmsvgaR3CmdUpdateVerbose(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdUpdateVerbose const *pCmd)
7213{
7214 RT_NOREF(pThis);
7215 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7216
7217 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdUpdateVerbose);
7218 Log(("SVGA_CMD_UPDATE_VERBOSE %d,%d %dx%d reason %#x\n", pCmd->x, pCmd->y, pCmd->width, pCmd->height, pCmd->reason));
7219
7220 /** @todo Multiple screens? */
7221 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7222 if (!pScreen) /* Can happen if screen is not defined (aScreens[idScreen].fDefined == false) yet. */
7223 return;
7224
7225 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->x, pCmd->y, pCmd->width, pCmd->height);
7226}
7227
7228
7229/* SVGA_CMD_RECT_FILL */
7230void vmsvgaR3CmdRectFill(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRectFill const *pCmd)
7231{
7232 RT_NOREF(pThis, pCmd);
7233 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7234
7235 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRectFill);
7236 Log(("SVGA_CMD_RECT_FILL %08X @ %d,%d (%dx%d)\n", pCmd->pixel, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height));
7237 LogRelMax(4, ("VMSVGA: Unsupported SVGA_CMD_RECT_FILL command ignored.\n"));
7238}
7239
7240
7241/* SVGA_CMD_RECT_COPY */
7242void vmsvgaR3CmdRectCopy(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRectCopy const *pCmd)
7243{
7244 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7245
7246 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRectCopy);
7247 Log(("SVGA_CMD_RECT_COPY %d,%d -> %d,%d %dx%d\n", pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height));
7248
7249 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7250 AssertPtrReturnVoid(pScreen);
7251
7252 /* Check that arguments aren't complete junk. A precise check is done in vmsvgaR3RectCopy(). */
7253 ASSERT_GUEST_RETURN_VOID(pCmd->srcX < pThis->svga.u32MaxWidth);
7254 ASSERT_GUEST_RETURN_VOID(pCmd->destX < pThis->svga.u32MaxWidth);
7255 ASSERT_GUEST_RETURN_VOID(pCmd->width < pThis->svga.u32MaxWidth);
7256 ASSERT_GUEST_RETURN_VOID(pCmd->srcY < pThis->svga.u32MaxHeight);
7257 ASSERT_GUEST_RETURN_VOID(pCmd->destY < pThis->svga.u32MaxHeight);
7258 ASSERT_GUEST_RETURN_VOID(pCmd->height < pThis->svga.u32MaxHeight);
7259
7260 vmsvgaR3RectCopy(pThisCC, pScreen, pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY,
7261 pCmd->width, pCmd->height, pThis->vram_size);
7262 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height);
7263}
7264
7265
7266/* SVGA_CMD_RECT_ROP_COPY */
7267void vmsvgaR3CmdRectRopCopy(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRectRopCopy const *pCmd)
7268{
7269 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7270
7271 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRectRopCopy);
7272 Log(("SVGA_CMD_RECT_ROP_COPY %d,%d -> %d,%d %dx%d ROP %#X\n", pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height, pCmd->rop));
7273
7274 if (pCmd->rop != SVGA_ROP_COPY)
7275 {
7276 /* We only support the plain copy ROP which makes SVGA_CMD_RECT_ROP_COPY exactly the same
7277 * as SVGA_CMD_RECT_COPY. XFree86 4.1.0 and 4.2.0 drivers (driver version 10.4.0 and 10.7.0,
7278 * respectively) issue SVGA_CMD_RECT_ROP_COPY when SVGA_CAP_RECT_COPY is present even when
7279 * SVGA_CAP_RASTER_OP is not. However, the ROP will always be SVGA_ROP_COPY.
7280 */
7281 LogRelMax(4, ("VMSVGA: SVGA_CMD_RECT_ROP_COPY %d,%d -> %d,%d (%dx%d) ROP %X unsupported\n",
7282 pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height, pCmd->rop));
7283 return;
7284 }
7285
7286 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, 0);
7287 AssertPtrReturnVoid(pScreen);
7288
7289 /* Check that arguments aren't complete junk. A precise check is done in vmsvgaR3RectCopy(). */
7290 ASSERT_GUEST_RETURN_VOID(pCmd->srcX < pThis->svga.u32MaxWidth);
7291 ASSERT_GUEST_RETURN_VOID(pCmd->destX < pThis->svga.u32MaxWidth);
7292 ASSERT_GUEST_RETURN_VOID(pCmd->width < pThis->svga.u32MaxWidth);
7293 ASSERT_GUEST_RETURN_VOID(pCmd->srcY < pThis->svga.u32MaxHeight);
7294 ASSERT_GUEST_RETURN_VOID(pCmd->destY < pThis->svga.u32MaxHeight);
7295 ASSERT_GUEST_RETURN_VOID(pCmd->height < pThis->svga.u32MaxHeight);
7296
7297 vmsvgaR3RectCopy(pThisCC, pScreen, pCmd->srcX, pCmd->srcY, pCmd->destX, pCmd->destY,
7298 pCmd->width, pCmd->height, pThis->vram_size);
7299 vmsvgaR3UpdateScreen(pThisCC, pScreen, pCmd->destX, pCmd->destY, pCmd->width, pCmd->height);
7300}
7301
7302
7303/* SVGA_CMD_DISPLAY_CURSOR */
7304void vmsvgaR3CmdDisplayCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDisplayCursor const *pCmd)
7305{
7306 RT_NOREF(pThis, pCmd);
7307 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7308
7309 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDisplayCursor);
7310 Log(("SVGA_CMD_DISPLAY_CURSOR id=%d state=%d\n", pCmd->id, pCmd->state));
7311 LogRelMax(4, ("VMSVGA: Unsupported SVGA_CMD_DISPLAY_CURSOR command ignored.\n"));
7312}
7313
7314
7315/* SVGA_CMD_MOVE_CURSOR */
7316void vmsvgaR3CmdMoveCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdMoveCursor const *pCmd)
7317{
7318 RT_NOREF(pThis, pCmd);
7319 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7320
7321 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdMoveCursor);
7322 Log(("SVGA_CMD_MOVE_CURSOR to %d,%d\n", pCmd->pos.x, pCmd->pos.y));
7323 LogRelMax(4, ("VMSVGA: Unsupported SVGA_CMD_MOVE_CURSOR command ignored.\n"));
7324}
7325
7326
7327/* SVGA_CMD_DEFINE_CURSOR */
7328void vmsvgaR3CmdDefineCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineCursor const *pCmd)
7329{
7330 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7331
7332 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineCursor);
7333 Log(("SVGA_CMD_DEFINE_CURSOR id=%d size (%dx%d) hotspot (%d,%d) andMaskDepth=%d xorMaskDepth=%d\n",
7334 pCmd->id, pCmd->width, pCmd->height, pCmd->hotspotX, pCmd->hotspotY, pCmd->andMaskDepth, pCmd->xorMaskDepth));
7335
7336 ASSERT_GUEST_RETURN_VOID(pCmd->height < 2048 && pCmd->width < 2048);
7337 ASSERT_GUEST_RETURN_VOID(pCmd->andMaskDepth <= 32);
7338 ASSERT_GUEST_RETURN_VOID(pCmd->xorMaskDepth <= 32);
7339 RT_UNTRUSTED_VALIDATED_FENCE();
7340
7341 uint32_t const cbSrcAndLine = RT_ALIGN_32(pCmd->width * (pCmd->andMaskDepth + (pCmd->andMaskDepth == 15)), 32) / 8;
7342 uint32_t const cbSrcAndMask = cbSrcAndLine * pCmd->height;
7343 uint32_t const cbSrcXorLine = RT_ALIGN_32(pCmd->width * (pCmd->xorMaskDepth + (pCmd->xorMaskDepth == 15)), 32) / 8;
7344
7345 uint8_t const *pbSrcAndMask = (uint8_t const *)(pCmd + 1);
7346 uint8_t const *pbSrcXorMask = (uint8_t const *)(pCmd + 1) + cbSrcAndMask;
7347
7348 uint32_t const cx = pCmd->width;
7349 uint32_t const cy = pCmd->height;
7350
7351 /*
7352 * Convert the input to 1-bit AND mask and a 32-bit BRGA XOR mask.
7353 * The AND data uses 8-bit aligned scanlines.
7354 * The XOR data must be starting on a 32-bit boundrary.
7355 */
7356 uint32_t cbDstAndLine = RT_ALIGN_32(cx, 8) / 8;
7357 uint32_t cbDstAndMask = cbDstAndLine * cy;
7358 uint32_t cbDstXorMask = cx * sizeof(uint32_t) * cy;
7359 uint32_t cbCopy = RT_ALIGN_32(cbDstAndMask, 4) + cbDstXorMask;
7360
7361 uint8_t *pbCopy = (uint8_t *)RTMemAlloc(cbCopy);
7362 AssertReturnVoid(pbCopy);
7363
7364 /* Convert the AND mask. */
7365 uint8_t *pbDst = pbCopy;
7366 uint8_t const *pbSrc = pbSrcAndMask;
7367 switch (pCmd->andMaskDepth)
7368 {
7369 case 1:
7370 if (cbSrcAndLine == cbDstAndLine)
7371 memcpy(pbDst, pbSrc, cbSrcAndLine * cy);
7372 else
7373 {
7374 Assert(cbSrcAndLine > cbDstAndLine); /* lines are dword alined in source, but only byte in destination. */
7375 for (uint32_t y = 0; y < cy; y++)
7376 {
7377 memcpy(pbDst, pbSrc, cbDstAndLine);
7378 pbDst += cbDstAndLine;
7379 pbSrc += cbSrcAndLine;
7380 }
7381 }
7382 break;
7383 /* Should take the XOR mask into account for the multi-bit AND mask. */
7384 case 8:
7385 for (uint32_t y = 0; y < cy; y++)
7386 {
7387 for (uint32_t x = 0; x < cx; )
7388 {
7389 uint8_t bDst = 0;
7390 uint8_t fBit = 0x80;
7391 do
7392 {
7393 uintptr_t const idxPal = pbSrc[x] * 3;
7394 if ((( pThis->last_palette[idxPal]
7395 | (pThis->last_palette[idxPal] >> 8)
7396 | (pThis->last_palette[idxPal] >> 16)) & 0xff) > 0xfc)
7397 bDst |= fBit;
7398 fBit >>= 1;
7399 x++;
7400 } while (x < cx && (x & 7));
7401 pbDst[(x - 1) / 8] = bDst;
7402 }
7403 pbDst += cbDstAndLine;
7404 pbSrc += cbSrcAndLine;
7405 }
7406 break;
7407 case 15:
7408 for (uint32_t y = 0; y < cy; y++)
7409 {
7410 for (uint32_t x = 0; x < cx; )
7411 {
7412 uint8_t bDst = 0;
7413 uint8_t fBit = 0x80;
7414 do
7415 {
7416 if ((pbSrc[x * 2] | (pbSrc[x * 2 + 1] & 0x7f)) >= 0xfc)
7417 bDst |= fBit;
7418 fBit >>= 1;
7419 x++;
7420 } while (x < cx && (x & 7));
7421 pbDst[(x - 1) / 8] = bDst;
7422 }
7423 pbDst += cbDstAndLine;
7424 pbSrc += cbSrcAndLine;
7425 }
7426 break;
7427 case 16:
7428 for (uint32_t y = 0; y < cy; y++)
7429 {
7430 for (uint32_t x = 0; x < cx; )
7431 {
7432 uint8_t bDst = 0;
7433 uint8_t fBit = 0x80;
7434 do
7435 {
7436 if ((pbSrc[x * 2] | pbSrc[x * 2 + 1]) >= 0xfc)
7437 bDst |= fBit;
7438 fBit >>= 1;
7439 x++;
7440 } while (x < cx && (x & 7));
7441 pbDst[(x - 1) / 8] = bDst;
7442 }
7443 pbDst += cbDstAndLine;
7444 pbSrc += cbSrcAndLine;
7445 }
7446 break;
7447 case 24:
7448 for (uint32_t y = 0; y < cy; y++)
7449 {
7450 for (uint32_t x = 0; x < cx; )
7451 {
7452 uint8_t bDst = 0;
7453 uint8_t fBit = 0x80;
7454 do
7455 {
7456 if ((pbSrc[x * 3] | pbSrc[x * 3 + 1] | pbSrc[x * 3 + 2]) >= 0xfc)
7457 bDst |= fBit;
7458 fBit >>= 1;
7459 x++;
7460 } while (x < cx && (x & 7));
7461 pbDst[(x - 1) / 8] = bDst;
7462 }
7463 pbDst += cbDstAndLine;
7464 pbSrc += cbSrcAndLine;
7465 }
7466 break;
7467 case 32:
7468 for (uint32_t y = 0; y < cy; y++)
7469 {
7470 for (uint32_t x = 0; x < cx; )
7471 {
7472 uint8_t bDst = 0;
7473 uint8_t fBit = 0x80;
7474 do
7475 {
7476 if ((pbSrc[x * 4] | pbSrc[x * 4 + 1] | pbSrc[x * 4 + 2] | pbSrc[x * 4 + 3]) >= 0xfc)
7477 bDst |= fBit;
7478 fBit >>= 1;
7479 x++;
7480 } while (x < cx && (x & 7));
7481 pbDst[(x - 1) / 8] = bDst;
7482 }
7483 pbDst += cbDstAndLine;
7484 pbSrc += cbSrcAndLine;
7485 }
7486 break;
7487 default:
7488 RTMemFreeZ(pbCopy, cbCopy);
7489 AssertFailedReturnVoid();
7490 }
7491
7492 /* Convert the XOR mask. */
7493 uint32_t *pu32Dst = (uint32_t *)(pbCopy + RT_ALIGN_32(cbDstAndMask, 4));
7494 pbSrc = pbSrcXorMask;
7495 switch (pCmd->xorMaskDepth)
7496 {
7497 case 1:
7498 for (uint32_t y = 0; y < cy; y++)
7499 {
7500 for (uint32_t x = 0; x < cx; )
7501 {
7502 /* most significant bit is the left most one. */
7503 uint8_t bSrc = pbSrc[x / 8];
7504 do
7505 {
7506 *pu32Dst++ = bSrc & 0x80 ? UINT32_C(0x00ffffff) : 0;
7507 bSrc <<= 1;
7508 x++;
7509 } while ((x & 7) && x < cx);
7510 }
7511 pbSrc += cbSrcXorLine;
7512 }
7513 break;
7514 case 8:
7515 for (uint32_t y = 0; y < cy; y++)
7516 {
7517 for (uint32_t x = 0; x < cx; x++)
7518 {
7519 uint32_t u = pThis->last_palette[pbSrc[x]];
7520 *pu32Dst++ = u;//RT_MAKE_U32_FROM_U8(RT_BYTE1(u), RT_BYTE2(u), RT_BYTE3(u), 0);
7521 }
7522 pbSrc += cbSrcXorLine;
7523 }
7524 break;
7525 case 15: /* Src: RGB-5-5-5 */
7526 for (uint32_t y = 0; y < cy; y++)
7527 {
7528 for (uint32_t x = 0; x < cx; x++)
7529 {
7530 uint32_t const uValue = RT_MAKE_U16(pbSrc[x * 2], pbSrc[x * 2 + 1]);
7531 *pu32Dst++ = RT_MAKE_U32_FROM_U8(( uValue & 0x1f) << 3,
7532 ((uValue >> 5) & 0x1f) << 3,
7533 ((uValue >> 10) & 0x1f) << 3, 0);
7534 }
7535 pbSrc += cbSrcXorLine;
7536 }
7537 break;
7538 case 16: /* Src: RGB-5-6-5 */
7539 for (uint32_t y = 0; y < cy; y++)
7540 {
7541 for (uint32_t x = 0; x < cx; x++)
7542 {
7543 uint32_t const uValue = RT_MAKE_U16(pbSrc[x * 2], pbSrc[x * 2 + 1]);
7544 *pu32Dst++ = RT_MAKE_U32_FROM_U8(( uValue & 0x1f) << 3,
7545 ((uValue >> 5) & 0x3f) << 2,
7546 ((uValue >> 11) & 0x1f) << 3, 0);
7547 }
7548 pbSrc += cbSrcXorLine;
7549 }
7550 break;
7551 case 24:
7552 for (uint32_t y = 0; y < cy; y++)
7553 {
7554 for (uint32_t x = 0; x < cx; x++)
7555 *pu32Dst++ = RT_MAKE_U32_FROM_U8(pbSrc[x*3], pbSrc[x*3 + 1], pbSrc[x*3 + 2], 0);
7556 pbSrc += cbSrcXorLine;
7557 }
7558 break;
7559 case 32:
7560 for (uint32_t y = 0; y < cy; y++)
7561 {
7562 for (uint32_t x = 0; x < cx; x++)
7563 *pu32Dst++ = RT_MAKE_U32_FROM_U8(pbSrc[x*4], pbSrc[x*4 + 1], pbSrc[x*4 + 2], 0);
7564 pbSrc += cbSrcXorLine;
7565 }
7566 break;
7567 default:
7568 RTMemFreeZ(pbCopy, cbCopy);
7569 AssertFailedReturnVoid();
7570 }
7571
7572 /*
7573 * Pass it to the frontend/whatever.
7574 */
7575 vmsvgaR3InstallNewCursor(pThisCC, pSvgaR3State, false /*fAlpha*/, pCmd->hotspotX, pCmd->hotspotY,
7576 cx, cy, pbCopy, cbCopy);
7577}
7578
7579
7580/* SVGA_CMD_DEFINE_ALPHA_CURSOR */
7581void vmsvgaR3CmdDefineAlphaCursor(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineAlphaCursor const *pCmd)
7582{
7583 RT_NOREF(pThis);
7584 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7585
7586 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineAlphaCursor);
7587 Log(("VMSVGA cmd: SVGA_CMD_DEFINE_ALPHA_CURSOR id=%d size (%dx%d) hotspot (%d,%d)\n", pCmd->id, pCmd->width, pCmd->height, pCmd->hotspotX, pCmd->hotspotY));
7588
7589 /* Check against a reasonable upper limit to prevent integer overflows in the sanity checks below. */
7590 ASSERT_GUEST_RETURN_VOID(pCmd->height < 2048 && pCmd->width < 2048);
7591 RT_UNTRUSTED_VALIDATED_FENCE();
7592
7593 /* The mouse pointer interface always expects an AND mask followed by the color data (XOR mask). */
7594 uint32_t cbAndMask = (pCmd->width + 7) / 8 * pCmd->height; /* size of the AND mask */
7595 cbAndMask = ((cbAndMask + 3) & ~3); /* + gap for alignment */
7596 uint32_t cbXorMask = pCmd->width * sizeof(uint32_t) * pCmd->height; /* + size of the XOR mask (32-bit BRGA format) */
7597 uint32_t cbCursorShape = cbAndMask + cbXorMask;
7598
7599 uint8_t *pCursorCopy = (uint8_t *)RTMemAlloc(cbCursorShape);
7600 AssertPtrReturnVoid(pCursorCopy);
7601
7602 /* Transparency is defined by the alpha bytes, so make the whole bitmap visible. */
7603 memset(pCursorCopy, 0xff, cbAndMask);
7604 /* Colour data */
7605 memcpy(pCursorCopy + cbAndMask, pCmd + 1, cbXorMask);
7606
7607 vmsvgaR3InstallNewCursor(pThisCC, pSvgaR3State, true /*fAlpha*/, pCmd->hotspotX, pCmd->hotspotY,
7608 pCmd->width, pCmd->height, pCursorCopy, cbCursorShape);
7609}
7610
7611
7612/* SVGA_CMD_ESCAPE */
7613void vmsvgaR3CmdEscape(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdEscape const *pCmd)
7614{
7615 RT_NOREF(pThis);
7616 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7617
7618 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdEscape);
7619
7620 if (pCmd->nsid == SVGA_ESCAPE_NSID_VMWARE)
7621 {
7622 ASSERT_GUEST_RETURN_VOID(pCmd->size >= sizeof(uint32_t));
7623 RT_UNTRUSTED_VALIDATED_FENCE();
7624
7625 uint32_t const cmd = *(uint32_t *)(pCmd + 1);
7626 Log(("SVGA_CMD_ESCAPE (%#x %#x) VMWARE cmd=%#x\n", pCmd->nsid, pCmd->size, cmd));
7627
7628 switch (cmd)
7629 {
7630 case SVGA_ESCAPE_VMWARE_VIDEO_SET_REGS:
7631 {
7632 SVGAEscapeVideoSetRegs *pVideoCmd = (SVGAEscapeVideoSetRegs *)(pCmd + 1);
7633 ASSERT_GUEST_RETURN_VOID(pCmd->size >= sizeof(pVideoCmd->header));
7634 RT_UNTRUSTED_VALIDATED_FENCE();
7635
7636 uint32_t const cRegs = (pCmd->size - sizeof(pVideoCmd->header)) / sizeof(pVideoCmd->items[0]);
7637
7638 Log(("SVGA_ESCAPE_VMWARE_VIDEO_SET_REGS: stream %#x\n", pVideoCmd->header.streamId));
7639 for (uint32_t iReg = 0; iReg < cRegs; iReg++)
7640 Log(("SVGA_ESCAPE_VMWARE_VIDEO_SET_REGS: reg %#x val %#x\n", pVideoCmd->items[iReg].registerId, pVideoCmd->items[iReg].value));
7641 RT_NOREF_PV(pVideoCmd);
7642 break;
7643 }
7644
7645 case SVGA_ESCAPE_VMWARE_VIDEO_FLUSH:
7646 {
7647 SVGAEscapeVideoFlush *pVideoCmd = (SVGAEscapeVideoFlush *)(pCmd + 1);
7648 ASSERT_GUEST_RETURN_VOID(pCmd->size >= sizeof(*pVideoCmd));
7649 Log(("SVGA_ESCAPE_VMWARE_VIDEO_FLUSH: stream %#x\n", pVideoCmd->streamId));
7650 RT_NOREF_PV(pVideoCmd);
7651 break;
7652 }
7653
7654 default:
7655 Log(("SVGA_CMD_ESCAPE: Unknown vmware escape: %#x\n", cmd));
7656 break;
7657 }
7658 }
7659 else
7660 Log(("SVGA_CMD_ESCAPE %#x %#x\n", pCmd->nsid, pCmd->size));
7661}
7662
7663
7664/* SVGA_CMD_DEFINE_SCREEN */
7665void vmsvgaR3CmdDefineScreen(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineScreen const *pCmd)
7666{
7667 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7668
7669 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineScreen);
7670 Log(("SVGA_CMD_DEFINE_SCREEN id=%x flags=%x size=(%d,%d) root=(%d,%d) %d:0x%x 0x%x\n",
7671 pCmd->screen.id, pCmd->screen.flags, pCmd->screen.size.width, pCmd->screen.size.height, pCmd->screen.root.x, pCmd->screen.root.y,
7672 pCmd->screen.backingStore.ptr.gmrId, pCmd->screen.backingStore.ptr.offset, pCmd->screen.backingStore.pitch));
7673
7674 uint32_t const idScreen = pCmd->screen.id;
7675 ASSERT_GUEST_RETURN_VOID(idScreen < RT_ELEMENTS(pSvgaR3State->aScreens));
7676
7677 uint32_t const uWidth = pCmd->screen.size.width;
7678 ASSERT_GUEST_RETURN_VOID(uWidth <= pThis->svga.u32MaxWidth);
7679
7680 uint32_t const uHeight = pCmd->screen.size.height;
7681 ASSERT_GUEST_RETURN_VOID(uHeight <= pThis->svga.u32MaxHeight);
7682
7683 uint32_t const cbWidth = uWidth * ((32 + 7) / 8); /** @todo 32? */
7684 uint32_t const cbPitch = pCmd->screen.backingStore.pitch ? pCmd->screen.backingStore.pitch : cbWidth;
7685 ASSERT_GUEST_RETURN_VOID(cbWidth <= cbPitch);
7686
7687 uint32_t const uScreenOffset = pCmd->screen.backingStore.ptr.offset;
7688 ASSERT_GUEST_RETURN_VOID(uScreenOffset < pThis->vram_size);
7689
7690 uint32_t const cbVram = pThis->vram_size - uScreenOffset;
7691 /* If we have a not zero pitch, then height can't exceed the available VRAM. */
7692 ASSERT_GUEST_RETURN_VOID( (uHeight == 0 && cbPitch == 0)
7693 || (cbPitch > 0 && uHeight <= cbVram / cbPitch));
7694 RT_UNTRUSTED_VALIDATED_FENCE();
7695
7696 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[idScreen];
7697 Assert(pScreen->idScreen == idScreen);
7698 pScreen->fDefined = true;
7699 pScreen->fModified = true;
7700 pScreen->fuScreen = pCmd->screen.flags;
7701 if (!RT_BOOL(pCmd->screen.flags & (SVGA_SCREEN_DEACTIVATE | SVGA_SCREEN_BLANKING)))
7702 {
7703 /* Not blanked. */
7704 ASSERT_GUEST_RETURN_VOID(uWidth > 0 && uHeight > 0);
7705 RT_UNTRUSTED_VALIDATED_FENCE();
7706
7707 pScreen->xOrigin = pCmd->screen.root.x;
7708 pScreen->yOrigin = pCmd->screen.root.y;
7709 pScreen->cWidth = uWidth;
7710 pScreen->cHeight = uHeight;
7711 pScreen->offVRAM = uScreenOffset;
7712 pScreen->cbPitch = cbPitch;
7713 pScreen->cBpp = 32;
7714 }
7715 else
7716 {
7717 /* Screen blanked. Keep old values. */
7718 }
7719
7720 pThis->svga.fGFBRegisters = false;
7721 vmsvgaR3ChangeMode(pThis, pThisCC);
7722
7723#ifdef VBOX_WITH_VMSVGA3D
7724 if (RT_LIKELY(pThis->svga.f3DEnabled))
7725 vmsvga3dDefineScreen(pThis, pThisCC, pScreen);
7726#endif
7727}
7728
7729
7730/* SVGA_CMD_DESTROY_SCREEN */
7731void vmsvgaR3CmdDestroyScreen(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDestroyScreen const *pCmd)
7732{
7733 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7734
7735 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDestroyScreen);
7736 Log(("SVGA_CMD_DESTROY_SCREEN id=%x\n", pCmd->screenId));
7737
7738 uint32_t const idScreen = pCmd->screenId;
7739 ASSERT_GUEST_RETURN_VOID(idScreen < RT_ELEMENTS(pSvgaR3State->aScreens));
7740 RT_UNTRUSTED_VALIDATED_FENCE();
7741
7742 VMSVGASCREENOBJECT *pScreen = &pSvgaR3State->aScreens[idScreen];
7743 Assert(pScreen->idScreen == idScreen);
7744 vmsvgaR3DestroyScreen(pThis, pThisCC, pScreen);
7745}
7746
7747
7748/* SVGA_CMD_DEFINE_GMRFB */
7749void vmsvgaR3CmdDefineGMRFB(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineGMRFB const *pCmd)
7750{
7751 RT_NOREF(pThis);
7752 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7753
7754 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmrFb);
7755 Log(("SVGA_CMD_DEFINE_GMRFB gmr=%x offset=%x bytesPerLine=%x bpp=%d color depth=%d\n",
7756 pCmd->ptr.gmrId, pCmd->ptr.offset, pCmd->bytesPerLine, pCmd->format.bitsPerPixel, pCmd->format.colorDepth));
7757
7758 pSvgaR3State->GMRFB.ptr = pCmd->ptr;
7759 pSvgaR3State->GMRFB.bytesPerLine = pCmd->bytesPerLine;
7760 pSvgaR3State->GMRFB.format = pCmd->format;
7761}
7762
7763
7764/* SVGA_CMD_BLIT_GMRFB_TO_SCREEN */
7765void vmsvgaR3CmdBlitGMRFBToScreen(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdBlitGMRFBToScreen const *pCmd)
7766{
7767 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7768
7769 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdBlitGmrFbToScreen);
7770 Log(("SVGA_CMD_BLIT_GMRFB_TO_SCREEN src=(%d,%d) dest id=%d (%d,%d)(%d,%d)\n",
7771 pCmd->srcOrigin.x, pCmd->srcOrigin.y, pCmd->destScreenId, pCmd->destRect.left, pCmd->destRect.top, pCmd->destRect.right, pCmd->destRect.bottom));
7772
7773 ASSERT_GUEST_RETURN_VOID(pCmd->destScreenId < RT_ELEMENTS(pSvgaR3State->aScreens));
7774 RT_UNTRUSTED_VALIDATED_FENCE();
7775
7776 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, pCmd->destScreenId);
7777 AssertPtrReturnVoid(pScreen);
7778
7779 /** @todo Support GMRFB.format.s.bitsPerPixel != pThis->svga.uBpp ? */
7780 AssertReturnVoid(pSvgaR3State->GMRFB.format.bitsPerPixel == pScreen->cBpp);
7781
7782 /* Clip destRect to the screen dimensions. */
7783 SVGASignedRect screenRect;
7784 screenRect.left = 0;
7785 screenRect.top = 0;
7786 screenRect.right = pScreen->cWidth;
7787 screenRect.bottom = pScreen->cHeight;
7788 SVGASignedRect clipRect = pCmd->destRect;
7789 vmsvgaR3ClipRect(&screenRect, &clipRect);
7790 RT_UNTRUSTED_VALIDATED_FENCE();
7791
7792 uint32_t const width = clipRect.right - clipRect.left;
7793 uint32_t const height = clipRect.bottom - clipRect.top;
7794
7795 if ( width == 0
7796 || height == 0)
7797 return; /* Nothing to do. */
7798
7799 int32_t const srcx = pCmd->srcOrigin.x + (clipRect.left - pCmd->destRect.left);
7800 int32_t const srcy = pCmd->srcOrigin.y + (clipRect.top - pCmd->destRect.top);
7801
7802 /* Copy the defined by GMRFB image to the screen 0 VRAM area.
7803 * Prepare parameters for vmsvgaR3GmrTransfer.
7804 */
7805 AssertReturnVoid(pScreen->offVRAM < pThis->vram_size); /* Paranoia. Ensured by SVGA_CMD_DEFINE_SCREEN. */
7806
7807 /* Destination: host buffer which describes the screen 0 VRAM.
7808 * Important are pbHstBuf and cbHstBuf. offHst and cbHstPitch are verified by vmsvgaR3GmrTransfer.
7809 */
7810 uint8_t * const pbHstBuf = (uint8_t *)pThisCC->pbVRam + pScreen->offVRAM;
7811 uint32_t const cbScanline = pScreen->cbPitch ? pScreen->cbPitch :
7812 width * (RT_ALIGN(pScreen->cBpp, 8) / 8);
7813 uint32_t cbHstBuf = cbScanline * pScreen->cHeight;
7814 if (cbHstBuf > pThis->vram_size - pScreen->offVRAM)
7815 cbHstBuf = pThis->vram_size - pScreen->offVRAM; /* Paranoia. */
7816 uint32_t const offHst = (clipRect.left * RT_ALIGN(pScreen->cBpp, 8)) / 8
7817 + cbScanline * clipRect.top;
7818 int32_t const cbHstPitch = cbScanline;
7819
7820 /* Source: GMRFB. vmsvgaR3GmrTransfer ensures that no memory outside the GMR is read. */
7821 SVGAGuestPtr const gstPtr = pSvgaR3State->GMRFB.ptr;
7822 uint32_t const offGst = (srcx * RT_ALIGN(pSvgaR3State->GMRFB.format.bitsPerPixel, 8)) / 8
7823 + pSvgaR3State->GMRFB.bytesPerLine * srcy;
7824 int32_t const cbGstPitch = pSvgaR3State->GMRFB.bytesPerLine;
7825
7826 int rc = vmsvgaR3GmrTransfer(pThis, pThisCC, SVGA3D_WRITE_HOST_VRAM,
7827 pbHstBuf, cbHstBuf, offHst, cbHstPitch,
7828 gstPtr, offGst, cbGstPitch,
7829 (width * RT_ALIGN(pScreen->cBpp, 8)) / 8, height);
7830 AssertRC(rc);
7831 vmsvgaR3UpdateScreen(pThisCC, pScreen, clipRect.left, clipRect.top, width, height);
7832}
7833
7834
7835/* SVGA_CMD_BLIT_SCREEN_TO_GMRFB */
7836void vmsvgaR3CmdBlitScreenToGMRFB(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdBlitScreenToGMRFB const *pCmd)
7837{
7838 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7839
7840 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdBlitScreentoGmrFb);
7841 /* Note! This can fetch 3d render results as well!! */
7842 Log(("SVGA_CMD_BLIT_SCREEN_TO_GMRFB dest=(%d,%d) src id=%d (%d,%d)(%d,%d)\n",
7843 pCmd->destOrigin.x, pCmd->destOrigin.y, pCmd->srcScreenId, pCmd->srcRect.left, pCmd->srcRect.top, pCmd->srcRect.right, pCmd->srcRect.bottom));
7844
7845 ASSERT_GUEST_RETURN_VOID(pCmd->srcScreenId < RT_ELEMENTS(pSvgaR3State->aScreens));
7846 RT_UNTRUSTED_VALIDATED_FENCE();
7847
7848 VMSVGASCREENOBJECT *pScreen = vmsvgaR3GetScreenObject(pThisCC, pCmd->srcScreenId);
7849 AssertPtrReturnVoid(pScreen);
7850
7851 /** @todo Support GMRFB.format.bitsPerPixel != pThis->svga.uBpp ? */
7852 AssertReturnVoid(pSvgaR3State->GMRFB.format.bitsPerPixel == pScreen->cBpp);
7853
7854 /* Clip destRect to the screen dimensions. */
7855 SVGASignedRect screenRect;
7856 screenRect.left = 0;
7857 screenRect.top = 0;
7858 screenRect.right = pScreen->cWidth;
7859 screenRect.bottom = pScreen->cHeight;
7860 SVGASignedRect clipRect = pCmd->srcRect;
7861 vmsvgaR3ClipRect(&screenRect, &clipRect);
7862 RT_UNTRUSTED_VALIDATED_FENCE();
7863
7864 uint32_t const width = clipRect.right - clipRect.left;
7865 uint32_t const height = clipRect.bottom - clipRect.top;
7866
7867 if ( width == 0
7868 || height == 0)
7869 return; /* Nothing to do. */
7870
7871 int32_t const dstx = pCmd->destOrigin.x + (clipRect.left - pCmd->srcRect.left);
7872 int32_t const dsty = pCmd->destOrigin.y + (clipRect.top - pCmd->srcRect.top);
7873
7874 /* Copy the defined by GMRFB image to the screen 0 VRAM area.
7875 * Prepare parameters for vmsvgaR3GmrTransfer.
7876 */
7877 AssertReturnVoid(pScreen->offVRAM < pThis->vram_size); /* Paranoia. Ensured by SVGA_CMD_DEFINE_SCREEN. */
7878
7879 /* Source: host buffer which describes the screen 0 VRAM.
7880 * Important are pbHstBuf and cbHstBuf. offHst and cbHstPitch are verified by vmsvgaR3GmrTransfer.
7881 */
7882 uint8_t * const pbHstBuf = (uint8_t *)pThisCC->pbVRam + pScreen->offVRAM;
7883 uint32_t const cbScanline = pScreen->cbPitch ? pScreen->cbPitch :
7884 width * (RT_ALIGN(pScreen->cBpp, 8) / 8);
7885 uint32_t cbHstBuf = cbScanline * pScreen->cHeight;
7886 if (cbHstBuf > pThis->vram_size - pScreen->offVRAM)
7887 cbHstBuf = pThis->vram_size - pScreen->offVRAM; /* Paranoia. */
7888 uint32_t const offHst = (clipRect.left * RT_ALIGN(pScreen->cBpp, 8)) / 8
7889 + cbScanline * clipRect.top;
7890 int32_t const cbHstPitch = cbScanline;
7891
7892 /* Destination: GMRFB. vmsvgaR3GmrTransfer ensures that no memory outside the GMR is read. */
7893 SVGAGuestPtr const gstPtr = pSvgaR3State->GMRFB.ptr;
7894 uint32_t const offGst = (dstx * RT_ALIGN(pSvgaR3State->GMRFB.format.bitsPerPixel, 8)) / 8
7895 + pSvgaR3State->GMRFB.bytesPerLine * dsty;
7896 int32_t const cbGstPitch = pSvgaR3State->GMRFB.bytesPerLine;
7897
7898 int rc = vmsvgaR3GmrTransfer(pThis, pThisCC, SVGA3D_READ_HOST_VRAM,
7899 pbHstBuf, cbHstBuf, offHst, cbHstPitch,
7900 gstPtr, offGst, cbGstPitch,
7901 (width * RT_ALIGN(pScreen->cBpp, 8)) / 8, height);
7902 AssertRC(rc);
7903}
7904
7905
7906/* SVGA_CMD_ANNOTATION_FILL */
7907void vmsvgaR3CmdAnnotationFill(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdAnnotationFill const *pCmd)
7908{
7909 RT_NOREF(pThis);
7910 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7911
7912 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdAnnotationFill);
7913 Log(("SVGA_CMD_ANNOTATION_FILL red=%x green=%x blue=%x\n", pCmd->color.r, pCmd->color.g, pCmd->color.b));
7914
7915 pSvgaR3State->colorAnnotation = pCmd->color;
7916}
7917
7918
7919/* SVGA_CMD_ANNOTATION_COPY */
7920void vmsvgaR3CmdAnnotationCopy(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdAnnotationCopy const *pCmd)
7921{
7922 RT_NOREF(pThis, pCmd);
7923 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7924
7925 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdAnnotationCopy);
7926 Log(("SVGA_CMD_ANNOTATION_COPY srcOrigin %d,%d, srcScreenId %u\n", pCmd->srcOrigin.x, pCmd->srcOrigin.y, pCmd->srcScreenId));
7927
7928 AssertFailed();
7929}
7930
7931
7932#ifdef VBOX_WITH_VMSVGA3D
7933/* SVGA_CMD_DEFINE_GMR2 */
7934void vmsvgaR3CmdDefineGMR2(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdDefineGMR2 const *pCmd)
7935{
7936 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7937
7938 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmr2);
7939 Log(("SVGA_CMD_DEFINE_GMR2 id=%#x %#x pages\n", pCmd->gmrId, pCmd->numPages));
7940
7941 /* Validate current GMR id. */
7942 ASSERT_GUEST_RETURN_VOID(pCmd->gmrId < pThis->svga.cGMR);
7943 ASSERT_GUEST_RETURN_VOID(pCmd->numPages <= VMSVGA_MAX_GMR_PAGES);
7944 RT_UNTRUSTED_VALIDATED_FENCE();
7945
7946 if (!pCmd->numPages)
7947 {
7948 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmr2Free);
7949 vmsvgaR3GmrFree(pThisCC, pCmd->gmrId);
7950 }
7951 else
7952 {
7953 PGMR pGMR = &pSvgaR3State->paGMR[pCmd->gmrId];
7954 if (pGMR->cMaxPages)
7955 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdDefineGmr2Modify);
7956
7957 /* Not sure if we should always free the descriptor, but for simplicity
7958 we do so if the new size is smaller than the current. */
7959 /** @todo always free the descriptor in SVGA_CMD_DEFINE_GMR2? */
7960 if (pGMR->cbTotal / X86_PAGE_SIZE > pCmd->numPages)
7961 vmsvgaR3GmrFree(pThisCC, pCmd->gmrId);
7962
7963 pGMR->cMaxPages = pCmd->numPages;
7964 /* The rest is done by the REMAP_GMR2 command. */
7965 }
7966}
7967
7968
7969/* SVGA_CMD_REMAP_GMR2 */
7970void vmsvgaR3CmdRemapGMR2(PVGASTATE pThis, PVGASTATECC pThisCC, SVGAFifoCmdRemapGMR2 const *pCmd)
7971{
7972 PVMSVGAR3STATE const pSvgaR3State = pThisCC->svga.pSvgaR3State;
7973
7974 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRemapGmr2);
7975 Log(("SVGA_CMD_REMAP_GMR2 id=%#x flags=%#x offset=%#x npages=%#x\n", pCmd->gmrId, pCmd->flags, pCmd->offsetPages, pCmd->numPages));
7976
7977 /* Validate current GMR id and size. */
7978 ASSERT_GUEST_RETURN_VOID(pCmd->gmrId < pThis->svga.cGMR);
7979 RT_UNTRUSTED_VALIDATED_FENCE();
7980 PGMR pGMR = &pSvgaR3State->paGMR[pCmd->gmrId];
7981 ASSERT_GUEST_RETURN_VOID( (uint64_t)pCmd->offsetPages + pCmd->numPages
7982 <= RT_MIN(pGMR->cMaxPages, RT_MIN(VMSVGA_MAX_GMR_PAGES, UINT32_MAX / X86_PAGE_SIZE)));
7983 ASSERT_GUEST_RETURN_VOID(!pCmd->offsetPages || pGMR->paDesc); /** @todo */
7984
7985 if (pCmd->numPages == 0)
7986 return;
7987 RT_UNTRUSTED_VALIDATED_FENCE();
7988
7989 /* Calc new total page count so we can use it instead of cMaxPages for allocations below. */
7990 uint32_t const cNewTotalPages = RT_MAX(pGMR->cbTotal >> X86_PAGE_SHIFT, pCmd->offsetPages + pCmd->numPages);
7991
7992 /*
7993 * We flatten the existing descriptors into a page array, overwrite the
7994 * pages specified in this command and then recompress the descriptor.
7995 */
7996 /** @todo Optimize the GMR remap algorithm! */
7997
7998 /* Save the old page descriptors as an array of page frame numbers (address >> X86_PAGE_SHIFT) */
7999 uint64_t *paNewPage64 = NULL;
8000 if (pGMR->paDesc)
8001 {
8002 STAM_REL_COUNTER_INC(&pSvgaR3State->StatR3CmdRemapGmr2Modify);
8003
8004 paNewPage64 = (uint64_t *)RTMemAllocZ(cNewTotalPages * sizeof(uint64_t));
8005 AssertPtrReturnVoid(paNewPage64);
8006
8007 uint32_t idxPage = 0;
8008 for (uint32_t i = 0; i < pGMR->numDescriptors; i++)
8009 for (uint32_t j = 0; j < pGMR->paDesc[i].numPages; j++)
8010 paNewPage64[idxPage++] = (pGMR->paDesc[i].GCPhys + j * X86_PAGE_SIZE) >> X86_PAGE_SHIFT;
8011 AssertReturnVoidStmt(idxPage == pGMR->cbTotal >> X86_PAGE_SHIFT, RTMemFree(paNewPage64));
8012 RT_UNTRUSTED_VALIDATED_FENCE();
8013 }
8014
8015 /* Free the old GMR if present. */
8016 if (pGMR->paDesc)
8017 RTMemFree(pGMR->paDesc);
8018
8019 /* Allocate the maximum amount possible (everything non-continuous) */
8020 PVMSVGAGMRDESCRIPTOR paDescs;
8021 pGMR->paDesc = paDescs = (PVMSVGAGMRDESCRIPTOR)RTMemAllocZ(cNewTotalPages * sizeof(VMSVGAGMRDESCRIPTOR));
8022 AssertReturnVoidStmt(paDescs, RTMemFree(paNewPage64));
8023
8024 if (pCmd->flags & SVGA_REMAP_GMR2_VIA_GMR)
8025 {
8026 /** @todo */
8027 AssertFailed();
8028 pGMR->numDescriptors = 0;
8029 }
8030 else
8031 {
8032 uint32_t *paPages32 = (uint32_t *)(pCmd + 1);
8033 uint64_t *paPages64 = (uint64_t *)(pCmd + 1);
8034 bool fGCPhys64 = RT_BOOL(pCmd->flags & SVGA_REMAP_GMR2_PPN64);
8035
8036 uint32_t cPages;
8037 if (paNewPage64)
8038 {
8039 /* Overwrite the old page array with the new page values. */
8040 if (fGCPhys64)
8041 for (uint32_t i = pCmd->offsetPages; i < pCmd->offsetPages + pCmd->numPages; i++)
8042 paNewPage64[i] = paPages64[i - pCmd->offsetPages];
8043 else
8044 for (uint32_t i = pCmd->offsetPages; i < pCmd->offsetPages + pCmd->numPages; i++)
8045 paNewPage64[i] = paPages32[i - pCmd->offsetPages];
8046
8047 /* Use the updated page array instead of the command data. */
8048 fGCPhys64 = true;
8049 paPages64 = paNewPage64;
8050 cPages = cNewTotalPages;
8051 }
8052 else
8053 cPages = pCmd->numPages;
8054
8055 /* The first page. */
8056 /** @todo The 0x00000FFFFFFFFFFF mask limits to 44 bits and should not be
8057 * applied to paNewPage64. */
8058 RTGCPHYS GCPhys;
8059 if (fGCPhys64)
8060 GCPhys = (paPages64[0] << X86_PAGE_SHIFT) & UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
8061 else
8062 GCPhys = (RTGCPHYS)paPages32[0] << GUEST_PAGE_SHIFT;
8063 paDescs[0].GCPhys = GCPhys;
8064 paDescs[0].numPages = 1;
8065
8066 /* Subsequent pages. */
8067 uint32_t iDescriptor = 0;
8068 for (uint32_t i = 1; i < cPages; i++)
8069 {
8070 if (pCmd->flags & SVGA_REMAP_GMR2_PPN64)
8071 GCPhys = (paPages64[i] << X86_PAGE_SHIFT) & UINT64_C(0x00000FFFFFFFFFFF); /* Seeing rubbish in the top bits with certain linux guests. */
8072 else
8073 GCPhys = (RTGCPHYS)paPages32[i] << X86_PAGE_SHIFT;
8074
8075 /* Continuous physical memory? */
8076 if (GCPhys == paDescs[iDescriptor].GCPhys + paDescs[iDescriptor].numPages * X86_PAGE_SIZE)
8077 {
8078 Assert(paDescs[iDescriptor].numPages);
8079 paDescs[iDescriptor].numPages++;
8080 Log5Func(("Page %x GCPhys=%RGp successor\n", i, GCPhys));
8081 }
8082 else
8083 {
8084 iDescriptor++;
8085 paDescs[iDescriptor].GCPhys = GCPhys;
8086 paDescs[iDescriptor].numPages = 1;
8087 Log5Func(("Page %x GCPhys=%RGp\n", i, paDescs[iDescriptor].GCPhys));
8088 }
8089 }
8090
8091 pGMR->cbTotal = cNewTotalPages << X86_PAGE_SHIFT;
8092 Log5Func(("Nr of descriptors %x; cbTotal=%#x\n", iDescriptor + 1, cNewTotalPages));
8093 pGMR->numDescriptors = iDescriptor + 1;
8094 }
8095
8096 if (paNewPage64)
8097 RTMemFree(paNewPage64);
8098}
8099
8100
8101/**
8102 * Free the specified GMR
8103 *
8104 * @param pThisCC The VGA/VMSVGA state for ring-3.
8105 * @param idGMR GMR id
8106 */
8107void vmsvgaR3GmrFree(PVGASTATECC pThisCC, uint32_t idGMR)
8108{
8109 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
8110
8111 /* Free the old descriptor if present. */
8112 PGMR pGMR = &pSVGAState->paGMR[idGMR];
8113 if ( pGMR->numDescriptors
8114 || pGMR->paDesc /* needed till we implement SVGA_REMAP_GMR2_VIA_GMR */)
8115 {
8116# ifdef DEBUG_GMR_ACCESS
8117 VMR3ReqCallWaitU(PDMDevHlpGetUVM(pThisCC->pDevIns), VMCPUID_ANY, (PFNRT)vmsvgaR3DeregisterGmr, 2, pDevIns, idGMR);
8118# endif
8119
8120 Assert(pGMR->paDesc);
8121 RTMemFree(pGMR->paDesc);
8122 pGMR->paDesc = NULL;
8123 pGMR->numDescriptors = 0;
8124 pGMR->cbTotal = 0;
8125 pGMR->cMaxPages = 0;
8126 }
8127 Assert(!pGMR->cMaxPages);
8128 Assert(!pGMR->cbTotal);
8129}
8130#endif /* VBOX_WITH_VMSVGA3D */
8131
8132
8133/**
8134 * Copy between a GMR and a host memory buffer.
8135 *
8136 * @returns VBox status code.
8137 * @param pThis The shared VGA/VMSVGA instance data.
8138 * @param pThisCC The VGA/VMSVGA state for ring-3.
8139 * @param enmTransferType Transfer type (read/write)
8140 * @param pbHstBuf Host buffer pointer (valid)
8141 * @param cbHstBuf Size of host buffer (valid)
8142 * @param offHst Host buffer offset of the first scanline
8143 * @param cbHstPitch Destination buffer pitch
8144 * @param gstPtr GMR description
8145 * @param offGst Guest buffer offset of the first scanline
8146 * @param cbGstPitch Guest buffer pitch
8147 * @param cbWidth Width in bytes to copy
8148 * @param cHeight Number of scanllines to copy
8149 */
8150int vmsvgaR3GmrTransfer(PVGASTATE pThis, PVGASTATECC pThisCC, const SVGA3dTransferType enmTransferType,
8151 uint8_t *pbHstBuf, uint32_t cbHstBuf, uint32_t offHst, int32_t cbHstPitch,
8152 SVGAGuestPtr gstPtr, uint32_t offGst, int32_t cbGstPitch,
8153 uint32_t cbWidth, uint32_t cHeight)
8154{
8155 PVMSVGAR3STATE pSVGAState = pThisCC->svga.pSvgaR3State;
8156 PPDMDEVINS pDevIns = pThisCC->pDevIns; /* simpler */
8157 int rc;
8158
8159 LogFunc(("%s host %p size=%d offset %d pitch=%d; guest gmr=%#x:%#x offset=%d pitch=%d cbWidth=%d cHeight=%d\n",
8160 enmTransferType == SVGA3D_READ_HOST_VRAM ? "WRITE" : "READ", /* GMR op: READ host VRAM means WRITE GMR */
8161 pbHstBuf, cbHstBuf, offHst, cbHstPitch,
8162 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cbWidth, cHeight));
8163 AssertReturn(cbWidth && cHeight, VERR_INVALID_PARAMETER);
8164
8165 PGMR pGMR;
8166 uint32_t cbGmr; /* The GMR size in bytes. */
8167 if (gstPtr.gmrId == SVGA_GMR_FRAMEBUFFER)
8168 {
8169 pGMR = NULL;
8170 cbGmr = pThis->vram_size;
8171 }
8172 else
8173 {
8174 AssertReturn(gstPtr.gmrId < pThis->svga.cGMR, VERR_INVALID_PARAMETER);
8175 RT_UNTRUSTED_VALIDATED_FENCE();
8176 pGMR = &pSVGAState->paGMR[gstPtr.gmrId];
8177 cbGmr = pGMR->cbTotal;
8178 }
8179
8180 /*
8181 * GMR
8182 */
8183 /* Calculate GMR offset of the data to be copied. */
8184 AssertMsgReturn(gstPtr.offset < cbGmr,
8185 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8186 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8187 VERR_INVALID_PARAMETER);
8188 RT_UNTRUSTED_VALIDATED_FENCE();
8189 AssertMsgReturn(offGst < cbGmr - gstPtr.offset,
8190 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8191 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8192 VERR_INVALID_PARAMETER);
8193 RT_UNTRUSTED_VALIDATED_FENCE();
8194 uint32_t const offGmr = offGst + gstPtr.offset; /* Offset in the GMR, where the first scanline is located. */
8195
8196 /* Verify that cbWidth is less than scanline and fits into the GMR. */
8197 uint32_t const cbGmrScanline = cbGstPitch > 0 ? cbGstPitch : -cbGstPitch;
8198 AssertMsgReturn(cbGmrScanline != 0,
8199 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8200 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8201 VERR_INVALID_PARAMETER);
8202 RT_UNTRUSTED_VALIDATED_FENCE();
8203 AssertMsgReturn(cbWidth <= cbGmrScanline,
8204 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8205 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8206 VERR_INVALID_PARAMETER);
8207 AssertMsgReturn(cbWidth <= cbGmr - offGmr,
8208 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8209 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8210 VERR_INVALID_PARAMETER);
8211 RT_UNTRUSTED_VALIDATED_FENCE();
8212
8213 /* How many bytes are available for the data in the GMR. */
8214 uint32_t const cbGmrLeft = cbGstPitch > 0 ? cbGmr - offGmr : offGmr + cbWidth;
8215
8216 /* How many scanlines would fit into the available data. */
8217 uint32_t cGmrScanlines = cbGmrLeft / cbGmrScanline;
8218 uint32_t const cbGmrLastScanline = cbGmrLeft - cGmrScanlines * cbGmrScanline; /* Slack space. */
8219 if (cbWidth <= cbGmrLastScanline)
8220 ++cGmrScanlines;
8221
8222 if (cHeight > cGmrScanlines)
8223 cHeight = cGmrScanlines;
8224
8225 AssertMsgReturn(cHeight > 0,
8226 ("gmr=%#x:%#x offGst=%#x cbGstPitch=%#x cHeight=%#x cbWidth=%#x cbGmr=%#x\n",
8227 gstPtr.gmrId, gstPtr.offset, offGst, cbGstPitch, cHeight, cbWidth, cbGmr),
8228 VERR_INVALID_PARAMETER);
8229 RT_UNTRUSTED_VALIDATED_FENCE();
8230
8231 /*
8232 * Host buffer.
8233 */
8234 AssertMsgReturn(offHst < cbHstBuf,
8235 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8236 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8237 VERR_INVALID_PARAMETER);
8238
8239 /* Verify that cbWidth is less than scanline and fits into the buffer. */
8240 uint32_t const cbHstScanline = cbHstPitch > 0 ? cbHstPitch : -cbHstPitch;
8241 AssertMsgReturn(cbHstScanline != 0,
8242 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8243 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8244 VERR_INVALID_PARAMETER);
8245 AssertMsgReturn(cbWidth <= cbHstScanline,
8246 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8247 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8248 VERR_INVALID_PARAMETER);
8249 AssertMsgReturn(cbWidth <= cbHstBuf - offHst,
8250 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8251 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8252 VERR_INVALID_PARAMETER);
8253
8254 /* How many bytes are available for the data in the buffer. */
8255 uint32_t const cbHstLeft = cbHstPitch > 0 ? cbHstBuf - offHst : offHst + cbWidth;
8256
8257 /* How many scanlines would fit into the available data. */
8258 uint32_t cHstScanlines = cbHstLeft / cbHstScanline;
8259 uint32_t const cbHstLastScanline = cbHstLeft - cHstScanlines * cbHstScanline; /* Slack space. */
8260 if (cbWidth <= cbHstLastScanline)
8261 ++cHstScanlines;
8262
8263 if (cHeight > cHstScanlines)
8264 cHeight = cHstScanlines;
8265
8266 AssertMsgReturn(cHeight > 0,
8267 ("buffer=%p size %d offHst=%d cbHstPitch=%d cHeight=%d cbWidth=%d\n",
8268 pbHstBuf, cbHstBuf, offHst, cbHstPitch, cHeight, cbWidth),
8269 VERR_INVALID_PARAMETER);
8270
8271 uint8_t *pbHst = pbHstBuf + offHst;
8272
8273 /* Shortcut for the framebuffer. */
8274 if (gstPtr.gmrId == SVGA_GMR_FRAMEBUFFER)
8275 {
8276 uint8_t *pbGst = pThisCC->pbVRam + offGmr;
8277
8278 uint8_t const *pbSrc;
8279 int32_t cbSrcPitch;
8280 uint8_t *pbDst;
8281 int32_t cbDstPitch;
8282
8283 if (enmTransferType == SVGA3D_READ_HOST_VRAM)
8284 {
8285 pbSrc = pbHst;
8286 cbSrcPitch = cbHstPitch;
8287 pbDst = pbGst;
8288 cbDstPitch = cbGstPitch;
8289 }
8290 else
8291 {
8292 pbSrc = pbGst;
8293 cbSrcPitch = cbGstPitch;
8294 pbDst = pbHst;
8295 cbDstPitch = cbHstPitch;
8296 }
8297
8298 if ( cbWidth == (uint32_t)cbGstPitch
8299 && cbGstPitch == cbHstPitch)
8300 {
8301 /* Entire scanlines, positive pitch. */
8302 memcpy(pbDst, pbSrc, cbWidth * cHeight);
8303 }
8304 else
8305 {
8306 for (uint32_t i = 0; i < cHeight; ++i)
8307 {
8308 memcpy(pbDst, pbSrc, cbWidth);
8309
8310 pbDst += cbDstPitch;
8311 pbSrc += cbSrcPitch;
8312 }
8313 }
8314 return VINF_SUCCESS;
8315 }
8316
8317 AssertPtrReturn(pGMR, VERR_INVALID_PARAMETER);
8318 AssertReturn(pGMR->numDescriptors > 0, VERR_INVALID_PARAMETER);
8319
8320 PVMSVGAGMRDESCRIPTOR const paDesc = pGMR->paDesc; /* Local copy of the pointer. */
8321 uint32_t iDesc = 0; /* Index in the descriptor array. */
8322 uint32_t offDesc = 0; /* GMR offset of the current descriptor. */
8323 uint32_t offGmrScanline = offGmr; /* GMR offset of the scanline which is being copied. */
8324 uint8_t *pbHstScanline = pbHst; /* Host address of the scanline which is being copied. */
8325 for (uint32_t i = 0; i < cHeight; ++i)
8326 {
8327 uint32_t cbCurrentWidth = cbWidth;
8328 uint32_t offGmrCurrent = offGmrScanline;
8329 uint8_t *pbCurrentHost = pbHstScanline;
8330
8331 /* Find the right descriptor */
8332 while (offDesc + paDesc[iDesc].numPages * GUEST_PAGE_SIZE <= offGmrCurrent)
8333 {
8334 offDesc += paDesc[iDesc].numPages * GUEST_PAGE_SIZE;
8335 AssertReturn(offDesc < pGMR->cbTotal, VERR_INTERNAL_ERROR); /* overflow protection */
8336 ++iDesc;
8337 AssertReturn(iDesc < pGMR->numDescriptors, VERR_INTERNAL_ERROR);
8338 }
8339
8340 while (cbCurrentWidth)
8341 {
8342 uint32_t cbToCopy;
8343
8344 if (offGmrCurrent + cbCurrentWidth <= offDesc + paDesc[iDesc].numPages * GUEST_PAGE_SIZE)
8345 cbToCopy = cbCurrentWidth;
8346 else
8347 {
8348 cbToCopy = (offDesc + paDesc[iDesc].numPages * GUEST_PAGE_SIZE - offGmrCurrent);
8349 AssertReturn(cbToCopy <= cbCurrentWidth, VERR_INVALID_PARAMETER);
8350 }
8351
8352 RTGCPHYS const GCPhys = paDesc[iDesc].GCPhys + offGmrCurrent - offDesc;
8353
8354 Log5Func(("%s phys=%RGp\n", (enmTransferType == SVGA3D_WRITE_HOST_VRAM) ? "READ" : "WRITE", GCPhys));
8355
8356 /*
8357 * We are deliberately using the non-PCI version of PDMDevHlpPCIPhys[Read|Write] as the
8358 * guest-side VMSVGA driver seems to allocate non-DMA (physical memory) addresses,
8359 * see @bugref{9654#c75}.
8360 */
8361 if (enmTransferType == SVGA3D_WRITE_HOST_VRAM)
8362 rc = PDMDevHlpPhysRead(pDevIns, GCPhys, pbCurrentHost, cbToCopy);
8363 else
8364 rc = PDMDevHlpPhysWrite(pDevIns, GCPhys, pbCurrentHost, cbToCopy);
8365 AssertRCBreak(rc);
8366
8367 cbCurrentWidth -= cbToCopy;
8368 offGmrCurrent += cbToCopy;
8369 pbCurrentHost += cbToCopy;
8370
8371 /* Go to the next descriptor if there's anything left. */
8372 if (cbCurrentWidth)
8373 {
8374 offDesc += paDesc[iDesc].numPages * GUEST_PAGE_SIZE;
8375 AssertReturn(offDesc < pGMR->cbTotal, VERR_INTERNAL_ERROR);
8376 ++iDesc;
8377 AssertReturn(iDesc < pGMR->numDescriptors, VERR_INTERNAL_ERROR);
8378 }
8379 }
8380
8381 offGmrScanline += cbGstPitch;
8382 pbHstScanline += cbHstPitch;
8383 }
8384
8385 return VINF_SUCCESS;
8386}
8387
8388
8389/**
8390 * Unsigned coordinates in pBox. Clip to [0; pSizeSrc), [0; pSizeDest).
8391 *
8392 * @param pSizeSrc Source surface dimensions.
8393 * @param pSizeDest Destination surface dimensions.
8394 * @param pBox Coordinates to be clipped.
8395 */
8396void vmsvgaR3ClipCopyBox(const SVGA3dSize *pSizeSrc, const SVGA3dSize *pSizeDest, SVGA3dCopyBox *pBox)
8397{
8398 /* Src x, w */
8399 if (pBox->srcx > pSizeSrc->width)
8400 pBox->srcx = pSizeSrc->width;
8401 if (pBox->w > pSizeSrc->width - pBox->srcx)
8402 pBox->w = pSizeSrc->width - pBox->srcx;
8403
8404 /* Src y, h */
8405 if (pBox->srcy > pSizeSrc->height)
8406 pBox->srcy = pSizeSrc->height;
8407 if (pBox->h > pSizeSrc->height - pBox->srcy)
8408 pBox->h = pSizeSrc->height - pBox->srcy;
8409
8410 /* Src z, d */
8411 if (pBox->srcz > pSizeSrc->depth)
8412 pBox->srcz = pSizeSrc->depth;
8413 if (pBox->d > pSizeSrc->depth - pBox->srcz)
8414 pBox->d = pSizeSrc->depth - pBox->srcz;
8415
8416 /* Dest x, w */
8417 if (pBox->x > pSizeDest->width)
8418 pBox->x = pSizeDest->width;
8419 if (pBox->w > pSizeDest->width - pBox->x)
8420 pBox->w = pSizeDest->width - pBox->x;
8421
8422 /* Dest y, h */
8423 if (pBox->y > pSizeDest->height)
8424 pBox->y = pSizeDest->height;
8425 if (pBox->h > pSizeDest->height - pBox->y)
8426 pBox->h = pSizeDest->height - pBox->y;
8427
8428 /* Dest z, d */
8429 if (pBox->z > pSizeDest->depth)
8430 pBox->z = pSizeDest->depth;
8431 if (pBox->d > pSizeDest->depth - pBox->z)
8432 pBox->d = pSizeDest->depth - pBox->z;
8433}
8434
8435
8436/**
8437 * Unsigned coordinates in pBox. Clip to [0; pSize).
8438 *
8439 * @param pSize Source surface dimensions.
8440 * @param pBox Coordinates to be clipped.
8441 */
8442void vmsvgaR3ClipBox(const SVGA3dSize *pSize, SVGA3dBox *pBox)
8443{
8444 /* x, w */
8445 if (pBox->x > pSize->width)
8446 pBox->x = pSize->width;
8447 if (pBox->w > pSize->width - pBox->x)
8448 pBox->w = pSize->width - pBox->x;
8449
8450 /* y, h */
8451 if (pBox->y > pSize->height)
8452 pBox->y = pSize->height;
8453 if (pBox->h > pSize->height - pBox->y)
8454 pBox->h = pSize->height - pBox->y;
8455
8456 /* z, d */
8457 if (pBox->z > pSize->depth)
8458 pBox->z = pSize->depth;
8459 if (pBox->d > pSize->depth - pBox->z)
8460 pBox->d = pSize->depth - pBox->z;
8461}
8462
8463
8464/**
8465 * Clip.
8466 *
8467 * @param pBound Bounding rectangle.
8468 * @param pRect Rectangle to be clipped.
8469 */
8470void vmsvgaR3ClipRect(SVGASignedRect const *pBound, SVGASignedRect *pRect)
8471{
8472 int32_t left;
8473 int32_t top;
8474 int32_t right;
8475 int32_t bottom;
8476
8477 /* Right order. */
8478 Assert(pBound->left <= pBound->right && pBound->top <= pBound->bottom);
8479 if (pRect->left < pRect->right)
8480 {
8481 left = pRect->left;
8482 right = pRect->right;
8483 }
8484 else
8485 {
8486 left = pRect->right;
8487 right = pRect->left;
8488 }
8489 if (pRect->top < pRect->bottom)
8490 {
8491 top = pRect->top;
8492 bottom = pRect->bottom;
8493 }
8494 else
8495 {
8496 top = pRect->bottom;
8497 bottom = pRect->top;
8498 }
8499
8500 if (left < pBound->left)
8501 left = pBound->left;
8502 if (right < pBound->left)
8503 right = pBound->left;
8504
8505 if (left > pBound->right)
8506 left = pBound->right;
8507 if (right > pBound->right)
8508 right = pBound->right;
8509
8510 if (top < pBound->top)
8511 top = pBound->top;
8512 if (bottom < pBound->top)
8513 bottom = pBound->top;
8514
8515 if (top > pBound->bottom)
8516 top = pBound->bottom;
8517 if (bottom > pBound->bottom)
8518 bottom = pBound->bottom;
8519
8520 pRect->left = left;
8521 pRect->right = right;
8522 pRect->top = top;
8523 pRect->bottom = bottom;
8524}
8525
8526
8527/**
8528 * Clip.
8529 *
8530 * @param pBound Bounding rectangle.
8531 * @param pRect Rectangle to be clipped.
8532 */
8533void vmsvgaR3Clip3dRect(SVGA3dRect const *pBound, SVGA3dRect RT_UNTRUSTED_GUEST *pRect)
8534{
8535 uint32_t const leftBound = pBound->x;
8536 uint32_t const rightBound = pBound->x + pBound->w;
8537 uint32_t const topBound = pBound->y;
8538 uint32_t const bottomBound = pBound->y + pBound->h;
8539
8540 uint32_t x = pRect->x;
8541 uint32_t y = pRect->y;
8542 uint32_t w = pRect->w;
8543 uint32_t h = pRect->h;
8544
8545 /* Make sure that right and bottom coordinates can be safely computed. */
8546 if (x > rightBound)
8547 x = rightBound;
8548 if (w > rightBound - x)
8549 w = rightBound - x;
8550 if (y > bottomBound)
8551 y = bottomBound;
8552 if (h > bottomBound - y)
8553 h = bottomBound - y;
8554
8555 /* Switch from x, y, w, h to left, top, right, bottom. */
8556 uint32_t left = x;
8557 uint32_t right = x + w;
8558 uint32_t top = y;
8559 uint32_t bottom = y + h;
8560
8561 /* A standard left, right, bottom, top clipping. */
8562 if (left < leftBound)
8563 left = leftBound;
8564 if (right < leftBound)
8565 right = leftBound;
8566
8567 if (left > rightBound)
8568 left = rightBound;
8569 if (right > rightBound)
8570 right = rightBound;
8571
8572 if (top < topBound)
8573 top = topBound;
8574 if (bottom < topBound)
8575 bottom = topBound;
8576
8577 if (top > bottomBound)
8578 top = bottomBound;
8579 if (bottom > bottomBound)
8580 bottom = bottomBound;
8581
8582 /* Back to x, y, w, h representation. */
8583 pRect->x = left;
8584 pRect->y = top;
8585 pRect->w = right - left;
8586 pRect->h = bottom - top;
8587}
8588
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette